Novel Sample Preparation Technique for Backside Analysis of Singulated Die

被引:0
|
作者
Elliott, Shawn [1 ]
LaPierre, Mark [1 ]
Plourde, Peter [1 ]
机构
[1] Fairchild Semicond, Portland, ME USA
关键词
D O I
10.1361/cp2008istfa238
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Backside techniques to isolate faults in integrated circuits are a common approach used by many failure analysts [1]. The increasing number of metallization layers of many semiconductor devices today makes backside analysis necessary. Traditionally, backside analysis involves parallel polishing the back of the package to thin and expose the die substrate. The sample is then biased in the failing mode using inverted micro-probes or an open socketed test board in the analytical tool of choice. The biased sample is then imaged in the near-infrared (NIR). One challenge facing failure analysts today is the continuously shrinking dimensions of semiconductor devices and a new generation of package technologies [2]. Semiconductor device packages are approaching the dimensions of the singulated die as evidenced by the increasing popularity of chip scale packages (CSP). CSP devices integrate the semiconductor die and connecting leads consisting of BGA (Ball Grid Array) or LGA (Land Grid Array) into a compact footprint within the size of the semiconductor die itself. Therefore, existing backside analysis techniques on CSP devices or singulated die are not feasible since no "package" exists to secure and mount the sample during inverted electrical testing without obscuring the active area of the die during NIR imaging. This paper discusses a novel and cost effective approach to perform backside analysis on a singulated die or CSP device.
引用
收藏
页码:238 / 241
页数:4
相关论文
共 50 条
  • [1] Novel Sample Preparation Techniques in Exposing Die Backside on Molded Packages
    Mendaros, Raymond
    Capito, Eugene
    2011 18TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2011,
  • [2] Advanced backside sample preparation for multi-technique surface analysis
    Py, M.
    Veillerot, M.
    Fabbri, J. M.
    Pierre, F.
    Jalabert, D.
    Roukoss, C.
    Pelissier, B.
    Boujamaa, R.
    Trouiller, C.
    Barnes, J. P.
    EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2011, 55 (03):
  • [3] Simple and Fast Backside Sample Preparation Technique for Backside Fault Localization Analysis by using Chemical Etching Method
    Yen, Gwee Hoon
    Kay, Ng Kiong
    ISTFA 2012: CONFERENCE PROCEEDINGS FROM THE 38TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2012, : 465 - 470
  • [4] Surface Defect Analysis by Using a Novel Backside XTEM Sample Preparation Method
    Luo, Jian-Shing
    Huang, Lang-Yu
    Gu, Wen-Lon
    Russell, Jeremy D.
    ISTFA 2006, 2006, : 188 - 192
  • [5] A Novel Low Cost Technique to Perform Concurrent Topside and Backside Analysis of a Bare Die
    Kabadi, Raj
    Swe, Win Thandar
    ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 262 - 268
  • [6] Comparative study of sample preparation techniques for backside analysis
    Perdu, P
    Desplats, R
    Beaudoin, F
    ISTFA 2000: PROCEEDINGS OF THE 26TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2000, : 161 - 171
  • [7] Simple Die-Level Backside Thinning Sample Preparation Method for Failure Localization
    Lee, Nean Sern.
    2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,
  • [8] Sample Preparation on Backside Mechanical Decapsulation Methodology for Effective Failure Analysis on Non-Exposed Die Pad Package
    Hoon, Ong Pei
    Kay, Ng Kiong
    Yen, Gwee Hoon
    2018 25TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2018,
  • [9] A review of sample backside preparation techniques for VLSI
    Perdu, P
    Desplats, R
    Beaudoin, F
    MICROELECTRONICS RELIABILITY, 2000, 40 (8-10) : 1431 - 1436
  • [10] Wafer level backside emission microscopy: sample preparation
    Chiang, CL
    MICROELECTRONICS RELIABILITY, 1999, 39 (05) : 709 - 714