Bit-serial Systolic Architecture for 2-D Non-separable Discrete Wavelet Transform

被引:0
|
作者
Mohanty, Basant K. [1 ]
Meher, Pramod K. [2 ]
机构
[1] Jaypee Inst Engn & Technol, Dept Elect & Commun Engn, Guna 473226, Madhya Pradesh, India
[2] Inst Infocomm Res, Dept Commun Syst, Singapore 138632, Singapore
关键词
Discrete Wavelet Transform; VLSI; Systolic array; Distributed arithmetic; VLSI IMPLEMENTATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we have presented a bit-serial systolic-like architecture for the computation of non-separable two-dimensional discrete wavelet transform (2-D DWT) based on the principle of distributed arithmetic. The computational core of the proposed structure is highly regular and modular. The computations which become redundant due to the decimation process are eliminated to obtain a low-complexity computing algorithm for the 2-D DWT. Moreover, it exploits the advantage of constant wavelet filter-base in the DA-based structure to reduce the hardware-complexity. It is shown that the proposed structure involves very low hardware complexity, and significantly less area-time complexity compared with the existing bit-level designs.
引用
收藏
页码:288 / +
页数:2
相关论文
共 50 条
  • [1] Bit-Serial Systolic Architecture for 2-D Non-Separable Discrete Wavelet Transform
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    [J]. ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1355 - +
  • [2] BIT-SERIAL VLSI ARCHITECTURE FOR THE 2-D DISCRETE COSINE TRANSFORM
    TATSAKI, A
    GOUTIS, C
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1994, 40 (10-12): : 829 - 832
  • [3] Bi-layer systolic architecture for bit-serial implementation of discrete wavelet transform
    Mohanty, Basant K.
    Meher, Pramod K.
    [J]. 2006 10TH IEEE SINGAPORE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS, VOLS 1 AND 2, 2006, : 156 - +
  • [4] A low-cost VLSI architecture design for non-separable 2-D discrete wavelet transform
    Sheu, MH
    Shieh, MD
    Liu, SW
    [J]. 40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1217 - 1220
  • [5] A Vlsi Architecture for Separable 2-D Discrete Wavelet Transform
    Jimmy C. Limqueco
    Magdy A. Bayoumi
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1998, 18 : 125 - 140
  • [6] A VLSI architecture for separable 2-D Discrete Wavelet Transform
    Limqueco, JC
    Bayoumi, MA
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 18 (02): : 125 - 140
  • [7] A "double-face" bit-serial architecture for the 1-D discrete wavelet transform
    Marino, F
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (01): : 65 - 71
  • [8] A scalable pipelined architecture for separable 2-D discrete wavelet transform
    Jou, JM
    Chen, PY
    Shiau, YH
    Liang, MS
    [J]. PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 205 - 208
  • [9] 2-D non-separable adaptive wavelet transform with application to JPEG 2000
    Hu, Gao-Jun
    Wu, Zhi-Lu
    Gao, Zhen-Zhen
    Ren, Guang-Hui
    Lin, Mao-Liu
    [J]. Guangdianzi Jiguang/Journal of Optoelectronics Laser, 2006, 17 (09): : 1114 - 1118
  • [10] Non-separable 2-D and 3-D Discrete Wavelet Transform for image and video processing using lifting scheme
    Hatami, S
    Sharifi, S
    Kamarei, M
    Ahmadi, H
    Abazari, AD
    [J]. IWSSIP 2005: Proceedings of the 12th International Worshop on Systems, Signals & Image Processing, 2005, : 83 - 87