Bit-serial Systolic Architecture for 2-D Non-separable Discrete Wavelet Transform

被引:0
|
作者
Mohanty, Basant K. [1 ]
Meher, Pramod K. [2 ]
机构
[1] Jaypee Inst Engn & Technol, Dept Elect & Commun Engn, Guna 473226, Madhya Pradesh, India
[2] Inst Infocomm Res, Dept Commun Syst, Singapore 138632, Singapore
关键词
Discrete Wavelet Transform; VLSI; Systolic array; Distributed arithmetic; VLSI IMPLEMENTATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we have presented a bit-serial systolic-like architecture for the computation of non-separable two-dimensional discrete wavelet transform (2-D DWT) based on the principle of distributed arithmetic. The computational core of the proposed structure is highly regular and modular. The computations which become redundant due to the decimation process are eliminated to obtain a low-complexity computing algorithm for the 2-D DWT. Moreover, it exploits the advantage of constant wavelet filter-base in the DA-based structure to reduce the hardware-complexity. It is shown that the proposed structure involves very low hardware complexity, and significantly less area-time complexity compared with the existing bit-level designs.
引用
下载
收藏
页码:288 / +
页数:2
相关论文
共 50 条
  • [41] TWO DIMENSIONAL NON-SEPARABLE ADAPTIVE DIRECTIONAL LIFTING STRUCTURE OF DISCRETE WAVELET TRANSFORM
    Yoshida, Taichi
    Suzuki, Taizo
    Kyochi, Seisuke
    ikehara, Masaaki
    2011 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2011, : 1529 - 1532
  • [42] Two Dimensional Non-separable Adaptive Directional Lifting Structure of Discrete Wavelet Transform
    Yoshida, Taichi
    Suzuki, Taizo
    Kyochi, Seisuke
    Ikehara, Masaaki
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (10) : 1920 - 1927
  • [43] Transposition-based Architecture of 2-D Non-separable Oversampled Lapped Transforms
    Seino, Kenta
    Furuya, Kosuke
    Muramatsu, Shogo
    2014 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA), 2014,
  • [44] A high-performance tree-block pipelining architecture for separable 2-D inverse discrete wavelet transform
    Shiau, YH
    Jou, JM
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (10): : 1966 - 1975
  • [45] Genetic feature selection for texture classification using 2-d non-separable wavelet bases
    Wang, JW
    Chen, CH
    Pan, JS
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (08): : 1635 - 1644
  • [46] Analysis and VLSI architecture for 1-D and 2-D discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2005, 53 (04) : 1575 - 1586
  • [47] Parallel architecture for 2-D discrete wavelet transform with low energy consumption
    Ishihara, Nozomi
    Abe, Koki
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (08) : 2068 - 2075
  • [48] A parallel architecture for the 2-D discrete wavelet transform with integer lifting scheme
    Ferretti, M
    Rizzo, D
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 165 - 185
  • [49] An efficient line-based architecture for 2-D discrete wavelet transform
    Gao, ZR
    Xiong, CY
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1322 - 1325
  • [50] Efficient line-based architecture for 2-D discrete wavelet transform
    Xiong, Cheng-Yi
    Tian, Jin-Wen
    Liu, Jian
    OPTICAL ENGINEERING, 2006, 45 (03)