Concurrent error detection in semi-systolic dual basis multiplier over GF(2m) using self-checking alternating logic

被引:7
|
作者
Chiou, C. W. [1 ]
Liang, W. -Y. [2 ]
Chang, H. W. [2 ]
Lin, J. -M. [3 ]
Lee, C. -Y. [4 ]
机构
[1] Ching Yun Univ, Dept Comp Sci & Informat Engn, Chungli 320, Taiwan
[2] Natl Taipei Univ Technol, Dept Comp Sci & Informat Engn, Taipei 106, Taiwan
[3] Feng Chia Univ, Dept Informat Engn & Comp Sci, Taichung 407, Taiwan
[4] Lunghwa Univ Sci & Technol, Dept Comp Informat & Network Engn, Tao Yuan 333, Taiwan
关键词
BIT-SERIAL MULTIPLICATION; PARALLEL MULTIPLIERS; ARRAY MULTIPLIERS; POWER ANALYSIS; FINITE-FIELDS; ARCHITECTURES; EXPONENTIATION; CONSTRUCTION; DESIGN;
D O I
10.1049/iet-cds.2009.0243
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplication is one of the most important finite field arithmetic operations in cryptographic computations. Recently, the attacks of fault-based cryptanalysis have been a critical threat to both symmetrical and asymmetrical cryptosystems. To prevent such kind of attacks, masking faulty signals and outputting only correct ciphers would be a feasible solution, especially suitable for finite field multiplication. Therefore a novel dual basis multiplier in GF(2(m)) with concurrent error detection capability using self-checking alternating logic is presented. The new self-checking alternating logic dual basis multiplier saves about 67% space complexity as compared with other existing dual basis multiplier with concurrent error detection capability that uses the parity checking method. The proposed dual basis multiplier takes almost as low as one extra clock cycle to achieve concurrent error detection capability. Furthermore, any existing faults in fault model are ensured to be detectable through at least one input in the authors' proposed scheme.
引用
收藏
页码:382 / 391
页数:10
相关论文
共 50 条
  • [31] Parity-based on-line detection for a bit-parallel systolic dual-basis multiplier over GF(2m)
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 783 - 786
  • [32] A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis
    Zhang, Jingxian
    Song, Zheng
    Hu, Qingsheng
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 848 - 855
  • [33] Fast Bit-Parallel Shifted Polynomial Basis Multiplier Using Weakly Dual Basis Over GF(2m)
    Park, Sun-Mi
    Chang, Ku-Young
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (12) : 2317 - 2321
  • [34] Error-correcting codes for concurrent error correction in bit-parallel systolic and scalable multipliers for shifted dual basis of GF(2m)
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    Chen, Yung-Hui
    Journal of Computers, 2011, 22 (03): : 37 - 52
  • [35] Low-Complexity Bit-Parallel Multiplier over GF(2m) Using Dual Basis Representation
    Chiou-Yng Lee
    Jenn-Shyong Horng
    I-Chang Jou
    Journal of Computer Science and Technology, 2006, 21 : 887 - 892
  • [36] Low-complexity bit-parallel multiplier over GF(2m) using dual basis representation
    Lee, Chiou-Yng
    Horng, Jenn-Shyong
    Jou, I-Chang
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (06) : 887 - 892
  • [37] Hardware Implementation of Double Basis Multiplier Using TMVP Approach over GF(2m)
    Dong, Shu-Xia
    Pan, Jeng-Shyang
    Yang, Chun-Sheng
    Lee, Chiou-Yng
    2017 IEEE 8TH INTERNATIONAL CONFERENCE ON AWARENESS SCIENCE AND TECHNOLOGY (ICAST), 2017, : 486 - 493
  • [38] Concurrent Error Detection in Bit-Serial Normal Basis Multiplication Over GF(2m) Using Multiple Parity Prediction Schemes
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    Patra, Jagdish Chandra
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (08) : 1234 - 1238
  • [39] A low complexity and a low latency bit parallel systolic multiplier over GF(2m) using an optimal normal basis of type
    Kwon, S
    16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, : 196 - 202
  • [40] On-Line Error Detection and Off-Line Test Design in Polynomial Basis Multiplier over GF(2m) Using Irreducible Trinomials
    Chang, Chi Hsiang
    Tuan, Chiu-Ching
    Huang, Wen-Tzeng
    Chiou, Che Wun
    BUSINESS, ECONOMICS, FINANCIAL SCIENCES, AND MANAGEMENT, 2012, 143 : 779 - +