Concurrent error detection in semi-systolic dual basis multiplier over GF(2m) using self-checking alternating logic

被引:7
|
作者
Chiou, C. W. [1 ]
Liang, W. -Y. [2 ]
Chang, H. W. [2 ]
Lin, J. -M. [3 ]
Lee, C. -Y. [4 ]
机构
[1] Ching Yun Univ, Dept Comp Sci & Informat Engn, Chungli 320, Taiwan
[2] Natl Taipei Univ Technol, Dept Comp Sci & Informat Engn, Taipei 106, Taiwan
[3] Feng Chia Univ, Dept Informat Engn & Comp Sci, Taichung 407, Taiwan
[4] Lunghwa Univ Sci & Technol, Dept Comp Informat & Network Engn, Tao Yuan 333, Taiwan
关键词
BIT-SERIAL MULTIPLICATION; PARALLEL MULTIPLIERS; ARRAY MULTIPLIERS; POWER ANALYSIS; FINITE-FIELDS; ARCHITECTURES; EXPONENTIATION; CONSTRUCTION; DESIGN;
D O I
10.1049/iet-cds.2009.0243
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplication is one of the most important finite field arithmetic operations in cryptographic computations. Recently, the attacks of fault-based cryptanalysis have been a critical threat to both symmetrical and asymmetrical cryptosystems. To prevent such kind of attacks, masking faulty signals and outputting only correct ciphers would be a feasible solution, especially suitable for finite field multiplication. Therefore a novel dual basis multiplier in GF(2(m)) with concurrent error detection capability using self-checking alternating logic is presented. The new self-checking alternating logic dual basis multiplier saves about 67% space complexity as compared with other existing dual basis multiplier with concurrent error detection capability that uses the parity checking method. The proposed dual basis multiplier takes almost as low as one extra clock cycle to achieve concurrent error detection capability. Furthermore, any existing faults in fault model are ensured to be detectable through at least one input in the authors' proposed scheme.
引用
收藏
页码:382 / 391
页数:10
相关论文
共 50 条
  • [21] Fault Tolerant Dual Basis Multiplier Over GF(2m)
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 436 - +
  • [22] A novel digit-serial dual basis systolic karatsuba multiplier over GF(2m)
    Lin, J.-M. (jimmy@fcu.edu.tw), 1600, Computer Society of the Republic of China (23):
  • [23] Concurrent All-Cell Error Detection in Semi-Systolic Multiplier Using Linear Codes
    Qiu, Wangjie
    Zhang, Xiao
    Li, Haoyang
    Wang, Zhao
    Zhang, Yao
    Zheng, Zhiming
    APPLIED MATHEMATICS & INFORMATION SCIENCES, 2013, 7 (03): : 947 - 954
  • [24] Efficient Montgomery-Based Semi-Systolic Multiplier for Even-Type GNB of GF(2m)
    Wang, Zhen
    Fan, Shuqin
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (03) : 415 - 419
  • [25] Low space-complexity and low power semi-systolic multiplier architectures over GF(2m) based on irreducible trinomial
    Gebali, Fayez
    Ibrahim, Atef
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 40 : 45 - 52
  • [27] Error Detecting Dual Basis Bit Parallel Systolic Multiplication Architecture over GF(2m)
    Singh, A. K.
    Bera, Asish
    Rahaman, H.
    Mathew, J.
    Pradhan, D. K.
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 451 - 454
  • [28] Concurrent error detection in Montgomery multiplication over GF(2m)
    Chiou, CW
    Lee, CY
    Deng, AW
    Lin, JM
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (02) : 566 - 574
  • [29] Concurrent Error Detection in Digit-Serial Normal Basis Multiplication over GF(2m)
    Lee, Chiou-Yng
    2008 22ND INTERNATIONAL WORKSHOPS ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS, VOLS 1-3, 2008, : 1499 - 1504
  • [30] Low Cost Dual-Basis Multiplier over GF(2m) Using Multiplexer Approach
    Chang, Hung Wei
    Liang, Wen-Yew
    Chiou, Che Wun
    KNOWLEDGE DISCOVERY AND DATA MINING, 2012, 135 : 185 - +