VLSI Implementation of an improved multiplier for FFT Computation in Biomedical Applications

被引:0
|
作者
Ajay, Arathi [1 ]
Lourde, R. Mary [1 ]
机构
[1] BITS Pilani, Dept Elect & Elect Engn, Dubai Campus, Dubai, U Arab Emirates
关键词
FFT; Multiplier; EEG;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete Fourier Transform (DFT) is a fundamental Digital Signal Processing domain transformation technique used in many applications for frequency analysis and frequency domain processing. Fast Fourier Transform (FFT) is used for signal processing applications. It consists of addition and multiplication operations, whose speed improvement will enhance the accuracy and performance of FFT computation for any application. It is an algorithm to compute Discrete Fourier Transform (DFT) and its inverse. DFT is obtained by decomposing a sequence of values into components of different frequencies. FFT can compute DFT in O(N log N) operations unlike DFT computation that takes O(N2) arithmetic operations. This reduces computation time by several orders of magnitude and the improvement is roughly proportional to N / log N. Present day Research focus is on performance improvement in computation of FFT specific to field of application. Many performance improvement studies are in progress to implement efficient FFT computation through better performing multipliers and adders. Electroencephalographic (EEG) signals are invariably used for clinical diagnosis and conventional cognitive neuroscience. This work intends to contribute to a faster method of computation of FFT for analysis of EEG signals to classify Autistic data.
引用
收藏
页码:6 / 12
页数:7
相关论文
共 50 条
  • [1] VLSI Implementation of an improved multiplier for FFT Computation in Biomedical Applications
    Ajay, Arathi
    Lourde, R. Mary
    [J]. 2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 68 - 73
  • [2] An improved VLSI implementation method of FFT processor
    Liu, Guihua
    Feng, Quanyuan
    [J]. 2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 131 - +
  • [3] A VLSI ARCHITECTURE FOR PARALLEL COMPUTATION OF FFT
    SHIN, KW
    LEE, MK
    [J]. SYSTOLIC ARRAY PROCESSORS, 1989, : 116 - 125
  • [4] Vedic Multiplier Implementation in VLSI
    Sona, M. Kivi
    Somasundaram, V
    [J]. MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 2219 - 2230
  • [5] Efficient VLSI implementation of FFT for orthogonal frequency division multiplexing applications
    Arunachalam, V.
    Raj, Alex Noel Joseph
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (06) : 526 - 531
  • [6] A VLSI DELAY COMMUTATOR FOR FFT IMPLEMENTATION
    SWARTZLANDER, EE
    YOUNG, WKW
    JOSEPH, SJ
    [J]. IEEE INTERNATIONAL SOLID STATE CIRCUITS CONFERENCE, 1984, 27 : 266 - +
  • [7] VLSI Design of 128 Point Finite Field FFT Multiplier
    Aravind, A. V.
    Murugan, Senthil
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 724 - 727
  • [8] High-throughput VLSI architecture for FFT computation
    Cheng, Chao
    Parhi, Keshab K.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) : 863 - 867
  • [9] A parallel architecture for VLSI implementation of FFT processor
    Peng, YJ
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 748 - 751
  • [10] VLSI Implementation Of Current Mode Analog Multiplier
    Borkar, Bhushan D.
    Tijare, Ankita D.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 531 - 534