Implementation of a FFT/IFFT module on FPGA:: Comparison of methodologies

被引:0
|
作者
Viejo, J. [1 ]
Millan, A. [1 ]
Bellido, M. J. [1 ]
Ostua, E. [1 ]
Ruiz-de-Clavijo, P. [1 ]
Munoz, A. [1 ]
机构
[1] Univ Seville, ETS Ing Informat, Dept Elect Technol, Grp ID2 Invest & Desarrollo Digital, E-41012 Seville, Spain
来源
2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS | 2008年
关键词
D O I
10.1109/SPL.2008.4547724
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, we have compared three different methodologies for the implementation of a FFT/IFFT module on FPGA: VHDL coding (VC), System-level tools at RT level (STR), and System-level tools at macroblock level (STM). In terms of resource usage and operation frequency, STM has obtained interesting results, although it has an important restriction about internal data width which produces a mean output error of 2.1%. VC and STR become a more general alternative that yields to a lower mean error (1.0%). Thus, we propose to combine VC and STR in order to facilitate the design process as well as allow designers to maintain total control over the module internal architecture and obtain an efficient structure.
引用
收藏
页码:7 / 11
页数:5
相关论文
共 50 条
  • [21] Implementation of MIMO data reordering and scheduling methodologies for eight-parallel variable length multi-path delay commutator FFT/IFFT
    Locharla, Govinda Rao
    Kallur, Sudeendra Kumar
    Mahapatra, Kamala Kanta
    Ari, Samit
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (05): : 215 - 225
  • [22] On the implementation of 128-pt FFT/IFFT for high-performance WPAN
    Huggett, C
    Maharatna, K
    Paul, K
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5513 - 5516
  • [23] 自定制浮点FFT/IFFT处理器的FPGA实现研究
    王远模
    赵宏钟
    张军
    付强
    系统工程与电子技术, 2005, (07) : 1318 - 1321
  • [24] Study on the FPGA realization of a self-defined floating-point FFT/IFFT processor
    2005, Chinese Institute of Electronics, Beijing, China (27):
  • [25] Comparison of FFT/IFFT Designs Utilizing Different Low Power Techniques
    Chong, Kwen-Siong
    Chang, Joseph S.
    Ebong, Idongesit
    Yilmaz, Yalcin
    Mazumder, Pinaki
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 116 - 119
  • [26] HC-FFT: highly configurable and efficient FFT implementation on FPGA
    Ergul, Pakize
    Ugurdag, H. Fatih
    Davutoglu, Dogancan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (07) : 3150 - 3164
  • [27] Design and Implementation of FFT Pruning Algorithm on FPGA
    Kumar, Ch. Vinodh
    Sastry, K. R. K.
    PROCEEDINGS OF THE 7TH INTERNATIONAL CONFERENCE ON CLOUD COMPUTING, DATA SCIENCE AND ENGINEERING (CONFLUENCE 2017), 2017, : 739 - 743
  • [28] FPGA Implementation of Full Parallel and Pipelined FFT
    Zou, Xiaobo
    Liu, Yunxue
    Zhang, Yuhui
    Liu, Pengfei
    Li, Fen
    Wu, Ying
    2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2012,
  • [29] FPGA Implementation of Tunable FFT For SDR Receiver
    Shekhar, Himanshu
    Mahto, C. B.
    Vasudevan, N.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (05): : 186 - 190
  • [30] A reduced-complexity fast algorithm for software implementation of the IFFT/FFT in DMT systems
    Chan, T.-S. (tscan@vxis.com), 1600, Hindawi Publishing Corporation (2002):