Second-order Noise Shaping SAR ADC using 3-input Comparator with Voltage Gain Calibration

被引:1
|
作者
Jung, Hoyong [1 ]
Jeon, Neungin [1 ]
Jang, Young-Chan [1 ]
机构
[1] Kumoh Natl Inst Technol, Dept Elect Engn, Gumi, South Korea
关键词
Noise shaping; SAR ADC; Volataeg gain calibration;
D O I
10.1109/ISOCC53507.2021.9614011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A second-order noise shaping (NS) successive approximation register (SAR) analog-to- digital converter (ADC) is proposed for sensor interface applications. It uses a capacitor resistor hybrid digital-to-analog-converter and two differential integral capacitors to reduce its area. Voltage gain calibration for a 3-input comparator is proposed to maximize the performance of the NS SAR ADC. The proposed second-order NS ADC is designed using a 180-nm CMOS process with a supply of 1.8 V. The simulated SNDR and ENOB are about 87.65 dB and 14.26 bits, respectively, for an analog input signal with a frequency of 12.259 kHz at an over sampling ratio of 8. The area and power consumption of the designed NS SAR ADC are 0.164 mm(2) and 248 mu W, respectively.
引用
收藏
页码:123 / 124
页数:2
相关论文
共 50 条
  • [21] A Third-order Noise-shaping SAR ADC using PVT-insensitive Voltage-time-voltage Converter and Mismatch-Shaping
    Park, Sung-Hyun
    Park, Sang-Gyu
    Journal of Semiconductor Technology and Science, 2024, 24 (04) : 332 - 342
  • [22] A Calibration-Free Time-Interleaved Fourth-Order Noise-Shaping SAR ADC
    Jie, Lu
    Zheng, Boyi
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3386 - 3395
  • [23] A Second-Order DT Delta-Sigma Modulator with Noise-Shaping SAR Quantizer
    Park, Seong-Bo
    Boo, Jun-Ho
    Lim, Jae-Geun
    Kim, Hyoung-Jung
    Lee, Jae-Hyuk
    Cho, Won-Jun
    Ahn, Gil-Cho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 89 - 90
  • [24] A passive second-order noise-shaping SAR ADC architecture with increased freedom in NTF synthesis and relaxed clock-jitter issue
    Wang, Weihao
    Wang, Xiao
    Zhao, Bo
    Pun, Kong-pang
    ELECTRONICS LETTERS, 2022, 58 (14) : 530 - 532
  • [25] A 3.5 GS/s 1-1 MASH VCO ADC With Second-Order Noise Shaping
    Saux, Brendan
    Borgmans, Jonas
    Raman, Johan
    Rombouts, Pieter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [26] A 2nd-order noise-shaping SAR-assisted pipeline ADC with order-boosted gain-error-shaping
    Fu, Guolong
    Zhang, Yanbo
    Wang, Yan
    Zhao, Zhiyu
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2024, 151
  • [27] A 16.5-μW 73.7-dB-SNDR Second-Order Fully Passive Noise-Shaping SAR ADC With a Hybrid Switching Procedure
    Li, Zheng
    Yang, Yating
    Liu, Mingyang
    Liu, Wei
    Hou, Ying
    Wei, Zihui
    Wang, Xiaosong
    Li, Zhenming
    Huang, Shuilong
    Liu, Yu
    IEEE ACCESS, 2023, 11 : 89298 - 89308
  • [28] A 2nd Order Fully-Passive Noise-Shaping SAR ADC with Embedded Passive Gain
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 309 - 312
  • [29] A 625kHz-BW, 79.3dB-SNDR Second-Order Noise-Shaping SAR ADC Using High-Efficiency Error-Feedback Structure
    Yi, Pinyun
    Liang, Yuhua
    Liu, Shubin
    Xu, Nuo
    Fang, Liang
    Hao, Yue
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 859 - 863
  • [30] A third-order Δ-Σ modulator using second-order noise-shaping dynamic element matching
    Yasuda, A
    Tanimoto, H
    Iida, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 1879 - 1886