VLSI design of a priority arbitrator for shared buffer ATM switches

被引:0
|
作者
Lin, YS
Yang, SC
Fang, SJ
Shung, CB
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Priority arbitration is an essential part of the ATM switches in order to support the integration of telecommunication services with difference characteristics. Service priority control selects the connection to output a cell among all connections destined to the same output port. Discard priority control selects the connection to discard a cell when the shared buffer is full. In this paper we present a VLSI design of a priority arbitrator for shared buffer ATM switches. This priority arbitrator is targeted to support our new service priority control scheme, reactive bandwidth arbitration (RBA): and new discard priority control scheme, local pushout discarding (LPD). The priority arbitrator is designed for an 8x8 shared buffer ATM switch with four priority classes per port and a link rate of 622 Mbps. The chip has 130k gates in a chip area of 137.88 mm(2) using 0.6 mu m CMOS technology.
引用
收藏
页码:2785 / 2788
页数:4
相关论文
共 50 条
  • [1] Design of a shared buffer management scheme for ATM switches
    Lin, CS
    Liu, BD
    Tang, YC
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 261 - 264
  • [2] Pipelined memory shared buffer for VLSI switches
    Katevenis, Manolis
    Vatsolaki, Panagiota
    Efthymiou, Aristides
    Computer Communications Review, 1995, 25 (04):
  • [3] Queue management for shared buffer and shared multi-buffer ATM switches
    Lin, YS
    Shung, CB
    IEEE INFOCOM '96 - FIFTEENTH ANNUAL JOINT CONFERENCE OF THE IEEE COMPUTER AND COMMUNICATIONS SOCIETIES: NETWORKING THE NEXT GENERATION, PROCEEDINGS VOLS 1-3, 1996, : 688 - 695
  • [4] Performance evaluation of priority buffer management in ATM switches
    Lin, HT
    Hughes, HD
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 1997, 12 (06): : 387 - 393
  • [5] A METHODOLOGY FOR BUFFER DESIGN IN ATM SWITCHES
    BERNABEI, F
    FERRETTI, R
    LISTANTI, M
    ZINGRILLO, G
    EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 1991, 2 (04): : 367 - 379
  • [6] A queue manager chip for shared buffer ATM switches
    Lin, YS
    Huang, HC
    Shung, CB
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1996, E79B (11) : 1623 - 1632
  • [7] Physical performance limits for shared buffer ATM switches
    Schultz, KJ
    Gulak, PG
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1997, 45 (08) : 997 - 1007
  • [8] Convergence of a dynamic policy for buffer management in shared buffer ATM switches
    Sharma, S
    Viniotis, Y
    PERFORMANCE EVALUATION, 1999, 36-7 : 249 - 266
  • [9] An efficient architecture for multicasting in shared buffer ATM switches
    Lin, YS
    Shung, CB
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (02) : 276 - 283
  • [10] Optimal buffer management policies for shared-buffer ATM switches
    Sharma, S
    Viniotis, Y
    IEEE-ACM TRANSACTIONS ON NETWORKING, 1999, 7 (04) : 575 - 587