VLSI design of a priority arbitrator for shared buffer ATM switches

被引:0
|
作者
Lin, YS
Yang, SC
Fang, SJ
Shung, CB
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Priority arbitration is an essential part of the ATM switches in order to support the integration of telecommunication services with difference characteristics. Service priority control selects the connection to output a cell among all connections destined to the same output port. Discard priority control selects the connection to discard a cell when the shared buffer is full. In this paper we present a VLSI design of a priority arbitrator for shared buffer ATM switches. This priority arbitrator is targeted to support our new service priority control scheme, reactive bandwidth arbitration (RBA): and new discard priority control scheme, local pushout discarding (LPD). The priority arbitrator is designed for an 8x8 shared buffer ATM switch with four priority classes per port and a link rate of 622 Mbps. The chip has 130k gates in a chip area of 137.88 mm(2) using 0.6 mu m CMOS technology.
引用
收藏
页码:2785 / 2788
页数:4
相关论文
共 50 条
  • [31] THE DESIGN AND IMPLEMENTATION OF A MULTI-QUEUE BUFFER FOR VLSI COMMUNICATION SWITCHES
    FRAZIER, GL
    TAMIR, Y
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 466 - 471
  • [32] VLSI design optimization of input/output-buffered broadband ATM switches
    Shi, H
    Zukowski, C
    Wing, O
    IEEE INFOCOM '96 - FIFTEENTH ANNUAL JOINT CONFERENCE OF THE IEEE COMPUTER AND COMMUNICATIONS SOCIETIES: NETWORKING THE NEXT GENERATION, PROCEEDINGS VOLS 1-3, 1996, : 810 - 817
  • [33] BANYAN MULTIPATH SELF-ROUTING ATM SWITCHES WITH SHARED BUFFER TYPE SWITCH ELEMENTS
    JUNG, YC
    UN, CK
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1995, 43 (11) : 2847 - 2857
  • [34] Performance evaluation of shared-buffer ATM switches under self-similar traffic
    Fong, S
    Singh, S
    1977 IEEE INTERNATIONAL PERFORMANCE, COMPUTING AND COMMUNICATIONS CONFERENCE, 1997, : 252 - 258
  • [35] Buffer management for lossless service in shared buffer switches
    Pan, Deng
    Yang, Yuanyuan
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2009, 69 (11) : 885 - 895
  • [36] VLSI implementation of a fairness ATM buffer system
    Nielsen, JV
    Dittman, L
    Madsen, JK
    Lassen, PS
    1996 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS - CONVERGING TECHNOLOGIES FOR TOMORROW'S APPLICATIONS, VOLS. 1-3, 1996, : 681 - 686
  • [37] A simple and flexible buffer scheduling in the ATM switches
    Hwang, WY
    PROCEEDINGS OF THE FIFTH JOINT CONFERENCE ON INFORMATION SCIENCES, VOLS 1 AND 2, 2000, : A655 - A659
  • [38] Buffer dimensioning for congestion control in ATM switches
    Univ of Dayton, Dayton, United States
    Int J Parall Distrib Syst Networks, 4 (217-224):
  • [39] A high speed VLSI architecture for scaleable ATM switches
    Shipley, P
    Sayed, S
    Bayoumi, M
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 72 - 76
  • [40] An approximate analysis of shared-buffer channel-grouped ATM switches under imbalanced traffic
    Dang, XH
    Abonamah, AA
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2006, 19 (05) : 567 - 584