10-bit segmented current steering DAC in 90nm CMOS technology

被引:1
|
作者
Bringas, R., Jr. [1 ]
Dy, F. [1 ]
Gerasta, O. J. [1 ]
机构
[1] Mindanao State Univ, Iligan Inst Technol, Iligan, Philippines
关键词
D O I
10.1088/1757-899X/79/1/012005
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This special project presents a 10-Bit 1Gs/s 1.2V/3.3V Digital-to-Analog Converter using1 Poly 9 Metal SAED 90-nm CMOS Technology intended for mixed-signal and power IC applications. To achieve maximum performance with minimum area, the DAC has been implemented in 6+4 Segmentation. The simulation results show a static performance of +/- 0.56 LSB INL and +/- 0.79 LSB DNL with a total layout chip area of 0.683 mm(2). The segmented architecture is implemented using two sub DAC's, which are the LSB and MSB section with certain number bits. The DAC is designed using 4-BitBinary Weighted DAC for the LSB section and 6-BitThermometer-coded DAC for the MSB section. The thermometer-coded architecture provides the most optimized results in terms of linearity through reducing the clock feed-through effect especially in hot switching between multiple transistors. The binary-weighted architecture gives better linearity output in higher frequencies with better saturation in current sources.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] A 1.2V 10-bit 500-MS/s Current Steering DAC in 90nm technology
    Sreekrishnan, M. K.
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1140 - 1144
  • [2] A 10-bit Current-Steering DAC for HomePlug AV2 Powerline Communication System in 90nm CMOS
    Cheng, Wei-Sheng
    Hsieh, Min-Han
    Hung, Shuo-Hong
    Hung, Szu-Yao
    Chen, Charlie Chung-Ping
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2034 - 2037
  • [3] 10 Bit Current Steering DAC in 90 nm Technology
    Moody, Tyler
    Ren, Saiyu
    Ewing, Robert
    [J]. IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON 2014), 2014, : 337 - 341
  • [4] A 10-bit 1GSample/s DAC in 90nm CMOS for embedded applications
    Cao, Jing
    Lin, Haiqing
    Xiang, Yihai
    Kao, Chungpao
    Dyer, Ken
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 165 - 168
  • [5] A 90nm 10-bit 1 GS/s current-steering DAC with 1-V supply voltage
    Yu, Chuch-Hao
    Hsieh, Ching-Hsuan
    Shia, Tim-Kuei
    Chen, Wen-Tzao
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 255 - 258
  • [6] A 10-bit Dual-Channel Current Steering DAC in 40nm technology
    Zhu, Wen-Tao
    Tang, Hua-Lian
    Li, Cong
    Zhang, Li
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 896 - 898
  • [7] A 10-bit 100 MS/s CMOS Current-Steering DAC
    Zhang, Changchun
    Li, Zhizhen
    Lv, Chaoqun
    Zhao, Jiang
    Wang, Debo
    Xu, Yue
    Guo, Yufeng
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
  • [8] A 10-bit Current-steering DAC in 0.35-pm CMOS Process
    Cui, Zhi-Yuan
    Piao, Hua-Lan
    Kim, Nam-Soo
    [J]. TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2009, 10 (02) : 44 - 48
  • [9] Design of a Low-Power 10-Bit DAC in 130 nm CMOS Technology
    Rear, Mamun Bin Ibne
    Badal, Md Torikul Islam
    [J]. 2019 IEEE JORDAN INTERNATIONAL JOINT CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY (JEEIT), 2019, : 762 - 766
  • [10] A 10-bit Current-steering Fibonacci DAC with DEM
    Nazvanov, Artem A.
    Yenuchenko, Mikhail S.
    [J]. PROCEEDINGS OF THE 2019 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2019, : 780 - 783