Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs

被引:25
|
作者
Zhao, Xin [1 ]
Lewis, Dean L. [1 ]
Lee, Hsien-Hsin S. [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
3-D stacked ICs; clock routing; low-power design; pre-bond test; through-silicon-via (TSV); SLEW RATE; OPTIMIZATION; SKEW;
D O I
10.1109/TCAD.2010.2098130
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Pre-bond testing of 3-D stacked integrated circuits (ICs) involves testing each individual die before bonding. The overall yield of 3-D ICs improves with pre-bond testability because manufacturers can avoid stacking defective dies with good ones. However, pre-bond testability presents unique challenges to 3-D clock tree design. First, each die needs a complete 2-D clock tree to enable pre-bond test. Second, the entire 3-D stack needs a complete 3-D clock tree for post-bond test and operation. In the case of a two-die stack, a straightforward solution is to have two complete 2-D clock trees connected with a single through-silicon-via (TSV). We show that this solution suffers from long wirelength (WL) and high clock power consumption. Our algorithm improves on this solution, minimizes the overall WL and clock power consumption, and provides both pre-bond testability and post-bond operability with minimum skew and constrained slew. Compared with the single-TSV solution, SPICE simulation results show that our multi-TSV approach significantly reduces the clock power by up to 15.9% for two-die and 29.7% for four-die stacks. In addition, the WL is reduced by up to 24.4% and 42.0%.
引用
收藏
页码:732 / 745
页数:14
相关论文
共 50 条
  • [1] Pre-Bond Probing of Through-Silicon Vias in 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 547 - 558
  • [2] Pre-Bond Probing of TSVs in 3D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    [J]. 2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [3] Clock Tree Synthesis with Pre-bond Testability for 3D Stacked IC Designs
    Kim, Tak-Yung
    Kim, Taewhan
    [J]. PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 723 - 728
  • [4] Low-Power Clock Tree Synthesis for 3D-ICs
    Lu, Tiantao
    Srivastava, Ankur
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (03)
  • [5] Faulty TSVs Identification and Recovery in 3D Stacked ICs During Pre-bond Testing
    Royl, Surajit Kumar
    Chatterjee, Sobitri
    Giri, Chandan
    Rahaman, Hafizur
    [J]. 2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [6] Synthesis of 3D Clock Tree with Pre-bond Testability
    Wang, Sying-Jyan
    Lin, Cheng-Hao
    Li, Katherine Shu-Min
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2654 - 2657
  • [7] Gated Low-Power Clock Tree Synthesis for 3D-ICs
    Lu, Tiantao
    Srivastava, Ankur
    [J]. PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 319 - 322
  • [8] Identification of Defective TSVs in Pre-Bond Testing of 3D ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    [J]. 2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 187 - 194
  • [9] Pre-Bond Testing of the Silicon Interposer in 2.5D ICs
    Wang, Ran
    Li, Zipeng
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 978 - 983
  • [10] A Graph-Theoretic Approach for Minimizing the Number of Wrapper Cells for Pre-Bond Testing of 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    [J]. 2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,