Gated Low-Power Clock Tree Synthesis for 3D-ICs

被引:8
|
作者
Lu, Tiantao [1 ]
Srivastava, Ankur [1 ]
机构
[1] Univ Maryland, Dept Elect & Comp Engn, College Pk, MD 20742 USA
关键词
3D-ICs; TSV; clock gating; optimization;
D O I
10.1145/2627369.2627665
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we minimize 3D clock power using shutdown gates to selectively turn off unnecessary clock activities. In 3D-IC, shutdown signals require large-sized Through-Silicon-Vias(TSVs), so we propose a simulated annealing(SA) based algorithm along with a force-directed TSV placer to decide the selection of shutdown gates and the locations of TSVs under layout whitespace constraint. Furthermore, we recognize optimal power saving is achieved when the clock tree itself is designed simultaneously with the shutdown network. Experimental results show that our heuristic decreases the total clock power by more than 20% with less than 1.5% wirelength overhead while ensuring zero clock skew.
引用
收藏
页码:319 / 322
页数:4
相关论文
共 50 条
  • [1] Low-Power Clock Tree Synthesis for 3D-ICs
    Lu, Tiantao
    Srivastava, Ankur
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (03)
  • [2] Robust Clock Tree Synthesis with Timing Yield Optimization for 3D-ICs
    Yang, Jae-Seok
    Pak, Jiwoo
    Zhao, Xin
    Lim, Sung Kyu
    Pan, David Z.
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [3] Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs
    Zhao, Xin
    Lewis, Dean L.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (05) : 732 - 745
  • [4] Variation-Tolerant and Low-Power Clock Network Design for 3D ICs
    Zhao, Xin
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 2007 - 2014
  • [5] A Register Clustering Method for Low-power Clock Tree Synthesis
    Tang, Junlong
    Lu, Yinglong
    Dai, Chaoxiong
    Zou, Wanghui
    Li, Zhentao
    [J]. Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2023, 50 (08): : 147 - 152
  • [6] NOISE AWARE CLOCK TREE SYNTHESIS FOR 3D ICs
    Pan, Xiaofeng
    Xie, Jing
    Wang, Qin
    Mao, Zhigang
    [J]. 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [7] Low-Power Gated Clock Tree Optimization for Three-Dimensional Integrated Circuits
    Chen, Yu-Chuan
    Hsu, Chih-Cheng
    Lin, Mark Po-Hung
    [J]. 2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [8] A high-speed and low-power clock tree synthesis by dynamic clock scheduling
    Kurokawa, K
    Yasui, T
    Matsumura, Y
    Toyonaga, M
    Takahashi, A
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (12) : 2746 - 2755
  • [9] Low-power buffered clock tree design
    Vittal, A
    Marek-Sadowska, M
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (09) : 965 - 975
  • [10] Low-power gated and buffered clock network construction
    Chao, Wei-Chung
    Mak, Wai-Kei
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)