Estimation of peak power dissipation in VLSI circuits using the limiting distributions of extreme order statistics

被引:23
|
作者
Wu, Q [1 ]
Qiu, QR [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Dept Elect Engn Syst, Los Angeles, CA 90089 USA
关键词
order statistics; peak power estimation; power dissipation in VLSI circuits; statistical sampling;
D O I
10.1109/43.936376
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a statistical method for estimating the peak power dissipation in very large scale integrated (VLSI) circuits. The method is based on the theory of extreme order statistics and its application to the probabilistic distributions of the cycle-by-cycle power consumption, the maximum-likelihood estimation, and the Monte-Carlo simulation. It enables us to predict the maximum power of a VLSI circuit in the set of constrained input vector pairs as well as the complete set of all possible input vector pairs. The simulation-based nature of the proposed method allows us to avoid the limitations of a gate-level delay model and a gate-level circuit structure. Most significantly, the proposed method produces maximum power estimates to satisfy user-specified error and confidence levels, Experimental results show that this method typically produces maximum power estimates within 5% of the actual value and with a 90% confidence level by only simulating less than 2500 input vectors.
引用
收藏
页码:942 / 956
页数:15
相关论文
共 50 条
  • [1] Maximum power estimation using the limiting distributions of extreme order statistics
    Qiu, QR
    Wu, Q
    Pedram, M
    [J]. 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 684 - 689
  • [2] Peak power estimation of VLSI circuits: New peak power measures
    Hsiao, MS
    Rudnick, EM
    Patel, JH
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (04) : 435 - 439
  • [3] Limiting distributions of extreme order statistics under power normalization and random index
    Peng, Zuoxiang
    Jiang, Qin
    Nadarajah, Saralees
    [J]. STOCHASTICS-AN INTERNATIONAL JOURNAL OF PROBABILITY AND STOCHASTIC PROCESSES, 2012, 84 (04) : 553 - 560
  • [4] Peak power estimation using genetic spot optimization for large VLSI circuits
    Hsiao, MS
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 175 - 179
  • [5] Nonparametric estimation of average power dissipation in CMOS VLSI circuits
    Yuan, LP
    Teng, CC
    Kang, SM
    [J]. PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 225 - 228
  • [6] Statistical estimation of average power dissipation in CMOS VLSI circuits using nonparametric techniques
    Yuan, LP
    Teng, CC
    Kang, SM
    [J]. 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 73 - 78
  • [7] ESTIMATING POWER DISSIPATION IN VLSI CIRCUITS
    NAJM, FN
    [J]. IEEE CIRCUITS & DEVICES, 1994, 10 (04): : 11 - 19
  • [8] Statistical estimation of the cumulative distribution function for power dissipation in VLSI circuits
    Ding, CS
    Wu, Q
    Hsieh, CT
    Pedram, M
    [J]. DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 371 - 376
  • [9] Effects of delay models on peak power estimation of VLSI sequential circuits
    Hsiao, MS
    Rudnick, EM
    Patel, JH
    [J]. 1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 45 - 51
  • [10] Genetic spot optimization for peak power estimation in large VLSI circuits
    Hsiao, MS
    [J]. VLSI DESIGN, 2002, 15 (01) : 407 - 416