Estimation of peak power dissipation in VLSI circuits using the limiting distributions of extreme order statistics

被引:23
|
作者
Wu, Q [1 ]
Qiu, QR [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Dept Elect Engn Syst, Los Angeles, CA 90089 USA
关键词
order statistics; peak power estimation; power dissipation in VLSI circuits; statistical sampling;
D O I
10.1109/43.936376
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a statistical method for estimating the peak power dissipation in very large scale integrated (VLSI) circuits. The method is based on the theory of extreme order statistics and its application to the probabilistic distributions of the cycle-by-cycle power consumption, the maximum-likelihood estimation, and the Monte-Carlo simulation. It enables us to predict the maximum power of a VLSI circuit in the set of constrained input vector pairs as well as the complete set of all possible input vector pairs. The simulation-based nature of the proposed method allows us to avoid the limitations of a gate-level delay model and a gate-level circuit structure. Most significantly, the proposed method produces maximum power estimates to satisfy user-specified error and confidence levels, Experimental results show that this method typically produces maximum power estimates within 5% of the actual value and with a 90% confidence level by only simulating less than 2500 input vectors.
引用
收藏
页码:942 / 956
页数:15
相关论文
共 50 条
  • [41] High-level area and power estimation for VLSI circuits
    Nemani, M
    Najm, FN
    [J]. 1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 114 - 119
  • [42] Statistical Estimation of Leakage Power Bounds in CMOS VLSI Circuits
    Bountas, Dimitrios
    Evmorfopoulos, Nestor
    Dimitriou, George
    Dadaliaris, Antonios
    Floros, George
    Stamoulis, Georgios
    [J]. 25TH PAN-HELLENIC CONFERENCE ON INFORMATICS WITH INTERNATIONAL PARTICIPATION (PCI2021), 2021, : 312 - 317
  • [43] Basic experimentation on accuracy of power estimation for CMOS VLSI circuits
    Ishihara, T
    Yasuura, H
    [J]. 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 117 - 120
  • [44] High-level area and power estimation for VLSI circuits
    Nemani, M
    Najm, FN
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 697 - 713
  • [45] Statistical estimation of short-circuit power in VLSI circuits
    Hill, AM
    Kang, SM
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 105 - 108
  • [46] Experimental analysis of power estimation models of CMOS VLSI circuits
    Ishihara, T
    Yasuura, H
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (03) : 480 - 486
  • [47] Machine Learning Based Power Estimation for CMOS VLSI Circuits
    Govindaraj, V
    Arunadevi, B.
    [J]. APPLIED ARTIFICIAL INTELLIGENCE, 2021, 35 (13) : 1043 - 1055
  • [48] Effects of delay models on maximum power estimation of VLSI circuits
    Lu, JM
    Lin, ZG
    [J]. 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 179 - 182
  • [49] ALPS: A peak power estimation tool for sequential circuits
    Corno, F
    Rebaudengo, M
    Reorda, MS
    Violante, M
    [J]. NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 350 - 353
  • [50] Estimation with sequential order statistics from exponential distributions
    Cramer, E
    Kamps, U
    [J]. ANNALS OF THE INSTITUTE OF STATISTICAL MATHEMATICS, 2001, 53 (02) : 307 - 324