Design of a 10-Bit High Performance Current-Steering DAC with a Novel Nested Decoder Based on Domino Logic

被引:13
|
作者
Nazari, Masoud [1 ]
Sharifi, Leila [1 ]
Akbari, Meysam [1 ]
Hashemipour, Omid [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran, Iran
关键词
Segmented current-steering DAC; high accuracy and high performance; nested BT decoder; domino logic gate; low power and small area; TO-ANALOG CONVERTER; D/A CONVERTER; CMOS;
D O I
10.1142/S0218126615500863
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 10-bit 8-2 segmented current-steering digital-to-analog converter (DAC) is presented which uses a novel nested binary to thermometer (BT) decoder based on domino logic gates. High accuracy and high performances are achieved with this structure. The proposed decoder has a pipelining scheme and it is designed symmetrically in three stages with repeatable logic gates. Thus, power consumption, chip area and the number of control signals are reduced. The proposed DAC is simulated in 0.18-mu m CMOS technology and the spurious-free dynamic range (SFDR) is 65.3 dB over a 500MHz output bandwidth at 1 GS/s. Total power consumption of the designed DAC is only 23.4mW while the digital and analog supply voltages are 1.2 and 1.8 V, respectively. The active area of the proposed DAC is equal to 0.3mm(2).
引用
收藏
页数:23
相关论文
共 50 条
  • [41] An on-chip partial self-healing calibration technique for 10-bit reused distributed current steering DAC
    Smrutilekha Samanta
    Santanu Sarkar
    Analog Integrated Circuits and Signal Processing, 2022, 113 : 353 - 360
  • [42] A 10-bit 300MHz 0.1mm2 triple-channel current-steering DAC 75.98dB SFDR in 65nm
    Hong, G. M.
    Hsu, Shih-Hsuan
    Peng, Yan-Hua
    Chen, Alvin Hsin-Hung
    Wang, Yi-Ti
    Lu, Hsin-Hung
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 148 - 151
  • [43] Design of a 10-bit segmented current-steering digital-to-analog converter in CMOS 65 nm technology for the bias of new generation readout chips in high radiation environment
    De Robertis, G.
    Loddo, F.
    Mattiazzo, S.
    Pacher, L.
    Pantano, D.
    Tamma, C.
    JOURNAL OF INSTRUMENTATION, 2016, 11
  • [44] A 1.2V 10-bit 500-MS/s Current Steering DAC in 90nm technology
    Sreekrishnan, M. K.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1140 - 1144
  • [45] A Tri-level Current-Steering DAC Design with Improved Output-Impedance Related Dynamic Performance
    Mehta, Shantanu
    Scanlan, Anthony G.
    Mullane, Brendan
    O'Hare, Daniel
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [46] A 6-bit, 500-MS/s current-steering DAC in SiGe BiCMOS technology and considerations for SFDR performance
    Reddy, Reeshen
    Sinha, Saurabh
    MICROELECTRONICS JOURNAL, 2015, 46 (04) : 310 - 319
  • [47] A 1V 10-bit 400MS/s current-steering D/A converter in 90-nm CMOS
    Yu, Chueh-Hao
    Chen, Wen-Hui
    Li, Day-Uei
    Huang, Wan-Ju
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 148 - +
  • [48] A low reference voltage interference 10-bit cyclic ADC based on current sub-DAC
    Nie, Kaiming
    Pan, Zhihong
    Xu, Jiangtao
    Gao, Zhiyuan
    MICROELECTRONICS JOURNAL, 2022, 125
  • [49] Design of a 5-Bit Current Steering DAC for Driving High Forward Voltage LEDs
    Nabavi, Seyedfakhreddin
    Pourzadi, Aref
    Bhadra, Sharmistha
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 1045 - 1048
  • [50] Design and analysis of 4-bit low-power, high-performance current steering DAC implemented using CNT-GDI logic
    Mujumdar, Suvarna
    Afzal, Neelofer
    Loan, Sajad A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 173