Design of a 10-Bit High Performance Current-Steering DAC with a Novel Nested Decoder Based on Domino Logic

被引:13
|
作者
Nazari, Masoud [1 ]
Sharifi, Leila [1 ]
Akbari, Meysam [1 ]
Hashemipour, Omid [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran, Iran
关键词
Segmented current-steering DAC; high accuracy and high performance; nested BT decoder; domino logic gate; low power and small area; TO-ANALOG CONVERTER; D/A CONVERTER; CMOS;
D O I
10.1142/S0218126615500863
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 10-bit 8-2 segmented current-steering digital-to-analog converter (DAC) is presented which uses a novel nested binary to thermometer (BT) decoder based on domino logic gates. High accuracy and high performances are achieved with this structure. The proposed decoder has a pipelining scheme and it is designed symmetrically in three stages with repeatable logic gates. Thus, power consumption, chip area and the number of control signals are reduced. The proposed DAC is simulated in 0.18-mu m CMOS technology and the spurious-free dynamic range (SFDR) is 65.3 dB over a 500MHz output bandwidth at 1 GS/s. Total power consumption of the designed DAC is only 23.4mW while the digital and analog supply voltages are 1.2 and 1.8 V, respectively. The active area of the proposed DAC is equal to 0.3mm(2).
引用
收藏
页数:23
相关论文
共 50 条
  • [31] A 10-bit 1-GSample/s Nyquist current-steering CMOS D/A converter
    Van den Bosch, A
    Borremans, MAF
    Steyaert, MSJ
    Sansen, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 315 - 324
  • [32] Design of 12-bit 100-MHz current-steering DAC for SOC applications
    Huang, CY
    Hou, TT
    Chuang, CC
    Wang, HY
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 117 - 122
  • [33] A 10-bit 500-MS/s Current Steering DAC with Improved Random Layout
    Tong, Xingyuan
    Wang, Chaofeng
    CHINESE JOURNAL OF ELECTRONICS, 2020, 29 (01) : 73 - 81
  • [34] A 10-bit Dual-Channel Current Steering DAC in 40nm technology
    Zhu, Wen-Tao
    Tang, Hua-Lian
    Li, Cong
    Zhang, Li
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 896 - 898
  • [35] A 10-bit 500MS/s Current Steering DAC with QN Rotary Layout
    Tong X.-Y.
    Wang C.-F.
    He L.-L.
    Dong S.-W.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2019, 47 (11): : 2304 - 2310
  • [36] A 10-bit 500-MS/s Current Steering DAC with Improved Random Layout
    TONG Xingyuan
    WANG Chaofeng
    Chinese Journal of Electronics, 2020, 29 (01) : 73 - 81
  • [37] Based on Programmable Current Buffer 10-Bit DAC for AMOLED Source Driver
    Huang, Tao
    Li, Hong Ge
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [38] A 10 bit, 300 MS/s Nyquist Current-Steering Power DAC With 6 VPP Output Swing
    Mehrjoo, Mohammad S.
    Buckwalter, James F.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (06) : 1408 - 1418
  • [39] Low Power 10-bit 100 MSPS Segmented Current Steering DAC with > 78 dB SFDR
    Kommangunta, Venkatesh
    Shehzad, Khuram
    Verma, Deeksha
    Lee, Kang-Yoon
    2021 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2021,
  • [40] An on-chip partial self-healing calibration technique for 10-bit reused distributed current steering DAC
    Samanta, Smrutilekha
    Sarkar, Santanu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 113 (03) : 353 - 360