A Time Amplifier Assisted Frequency-to-Digital Converter Based Digital Fractional-N PLL

被引:8
|
作者
Helal, Eslam [1 ]
Alvarez-Fontecilla, Enrique [1 ]
Eissa, Amr, I [1 ]
Galton, Ian [1 ]
机构
[1] Univ Calif San Diego, Elect & Comp Engn Dept, San Diego, CA 92092 USA
基金
美国国家科学基金会;
关键词
Averaging resistors; delta-sigma (Delta Sigma) modulation; digital phase-locked loop (PLL); dual-mode ring oscillator (DMRO); frequency synthesizer; frequency-to-digital converter (FDC); gain calibration; jitter; phase sampling; time amplifier (TA); TDC; SYNTHESIZER; JITTER; NOISE; CMOS;
D O I
10.1109/JSSC.2020.3048650
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a wide input-range delay chain based time amplifier (TA) and its application to a 6.5-GHz digital fractional-N phase-locked loop (PLL). The TA includes a delay-averaging linearity enhancement technique and the PLL is based on an improved dual-mode ring oscillator (DMRO) delta-sigma (Delta Sigma) frequency-to-digital converter (FDC). The TA mitigates contributions to the PLL's phase noise from DMRO flicker noise, which would otherwise degrade the PLL's in-band phase noise, and from Delta Sigma FDC quantization error, which would otherwise degrade the PLL's phase noise at high bandwidth settings. This paper also presents a delay-free asynchronous DMRO phase sampling scheme, and the first experimental demonstration of a recently-proposed Delta Sigma FDC digital gain calibration technique. The TA-assisted PLL achieves a random jitter of 145 fs(rms), a total jitter that ranges from 151 to 270 fs(rms) as a result of fractional spurs, and a worst-case fractional spur of -49 dBc without requiring nonlinearity calibration.
引用
收藏
页码:2711 / 2723
页数:13
相关论文
共 50 条
  • [21] A Wideband 3.6 GHz Digital ΔΣ Fractional-N PLL With Phase Interpolation Divider and Digital Spur Cancellation
    Zanuso, Marzo
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (03) : 627 - 638
  • [22] A 3-3.7GHz Time-Difference Controlled Digital Fractional-N PLL With a High-Gain Time Amplifier for IoT Applications
    Heo, Minuk
    Bae, Sunghyun
    Lee, Ja-Yol
    Kim, Cheonsu
    Lee, Minjae
    IEEE ACCESS, 2022, 10 : 62471 - 62483
  • [23] A Digital Fractional-N PLL With a PVT and Mismatch Insensitive TDC Utilizing Equivalent Time Sampling Technique
    Kim, Hyung Seok
    Ornelas, Carlos
    Chandrashekar, Kailash
    Shi, Dan
    Su, Pin-en
    Madoglio, Paolo
    Li, William Y.
    Ravi, Ashoke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (07) : 1721 - 1729
  • [24] A 3.7 mW Low-Noise Wide-Bandwidth 4.5 GHz Digital Fractional-N PLL Using Time Amplifier-Based TDC
    Elkholy, Ahmed
    Anand, Tejasvi
    Choi, Woo-Seok
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 867 - 881
  • [25] A Calibration-Free Digital-to-Time Converter for Phase Interpolation-Based Fractional-N PLLs
    Liang, Weishuang
    Liu, Qi
    Gan, Yebing
    ELECTRONICS, 2023, 12 (04)
  • [26] Design and realization of a digital ΔΣ modulator for fractional-n frequency synthesis
    Kenny, TP
    Riley, TAD
    Filiol, NM
    Copeland, MA
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 1999, 48 (02) : 510 - 521
  • [27] Time Variant Digital Sigma-Delta Modulator for Fractional-N Frequency Synthesizers
    Maloberti, Franco
    Bonizzoni, Edoardo
    Surano, Antonio
    2009 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT 2009), 2009, : 47 - 50
  • [28] A Digital PLL With a Stochastic Time-to-Digital Converter
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Ok, Kerem
    Moon, Un-Ku
    Mayaram, Kartikeya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1612 - 1621
  • [29] Design and simulation of Fractional-N PLL frequency synthesizers
    Kozak, M
    Friedman, EG
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 780 - 783
  • [30] Self-Dithered Digital Delta-Sigma Modulators for Fractional-N PLL
    Xu, Zule
    Lee, Jun Gyu
    Masui, Shoichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06) : 1065 - 1068