Self Driven Pass-Transistor based Low-Power Pulse Triggered Flip-Flop Design

被引:0
|
作者
Anjaneyulu, O. [1 ]
Veena, A. [1 ]
Shravan, Ch. [1 ]
Reddy, C. V. Krishna [2 ]
机构
[1] KITS Warangal, Dept E&IE, Warangal, Andhra Pradesh, India
[2] NNRESGI Hyderabad, Dept ECE, Hyderabad, Andhra Pradesh, India
关键词
Implicit; Explicit; LPPF; Power-Delay Product; Low power; HIGH-PERFORMANCE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, self driven pass-transistor based low-power pulse triggered flip-flop design is conferred. In this configuration, the creation of clock pulse is implemented with pass transistor based two input AND gate for reducing the discharging path and improve the speed, reduce the circuit complexity. In the proposed design input to output driving path inverter is deleted and the transistor is substituted with pass transistor logic. The pass transistor driven by generated clock pulse is utilized to drive the flip flop output. As compared to the conventional pulse triggered flip-flop, the proposed pulse triggered flip-flop design features are best speed, power and Power-Delay-Product (PDP) performance. It's maximum power saving against conventional pulse triggered flip-flop designs such as IPDCO, MHLFF, SCCER, CPE-PFF is up to 99.69%, 99.43%, 95.09%, 84.14% respectively at 100 MHZ input data rate. The proposed design is generated by using TSPICE CMOS 180nm process technology.
引用
收藏
页码:22 / 28
页数:7
相关论文
共 50 条
  • [31] A novel CMOS double-edge triggered flip-flop for low-power applications
    Sung, YY
    Chang, RC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 665 - 668
  • [32] Low-power clock branch sharing double-edge triggered flip-flop
    Zhao, Peiyi
    McNeely, Jason
    Golconda, Pradeep
    Bayoumi, Magdy A.
    Barcenas, Robert A.
    Kuang, Weidong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 338 - 345
  • [33] ECRL-based low power flip-flop design
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (05) : 365 - 370
  • [34] Low-Voltage and Low-Power True-Single-Phase 16-Transistor Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Wu, Jun-Ting
    Tung, Xin-You
    Yang, Cheng-Hsueh
    Yen, Yu-Cheng
    SENSORS, 2022, 22 (15)
  • [35] Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique
    Shen, Jizhong
    Geng, Liang
    Wu, Xuexiang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (07)
  • [36] Design of double edge-triggered flip-flop for low-power educational environment (Publication with Expression of Concern)
    Punitha, L.
    Devi, Krishnasamy Nirmala
    Jose, Deepa
    Sundararajan, J.
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019, 60 (2_suppl) : 20 - 34
  • [37] Design of ternary low-power Domino JKL flip-flop and its application
    汪鹏君
    杨乾坤
    郑雪松
    Journal of Semiconductors, 2012, 33 (11) : 100 - 104
  • [38] Design of a fully-static differential low-power CMOS flip-flop
    Yalcin, T
    Ismailoglu, N
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 331 - 333
  • [39] Design of ternary low-power Domino JKL flip-flop and its application
    Wang Pengjun
    Yang Qiankun
    Zheng Xuesong
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (11)
  • [40] Design of Low-Power Quaternary Flip-Flop Based on Dynamic Source-coupled Logic
    Wu Haixia
    Zhong Shunan
    Sun Zhentao
    Qu Xiaonan
    Chen Yueyang
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 826 - 828