Design Space Exploration for High-Speed Implementation of the MISTY1 Block Cipher

被引:1
|
作者
Hasan, Raza [1 ]
Khizar, Yasir [2 ]
Mahmood, Salman [3 ]
Sheikh, Muhammad Kashif [3 ]
机构
[1] Middle East Coll, Dept Comp, Knowledge Oasis Muscat, Seeb, Oman
[2] Nanjing Univ Aeronaut & Astronaut, Coll Informat Sci, Nanjing, Peoples R China
[3] Malaysian Univ Sci & Technol, Dept Informat Technol, Petaling Jaya, Malaysia
关键词
27;
D O I
10.1155/2021/2599500
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper proposes 2 x unrolled high-speed architectures of the MISTY1 block cipher for wireless applications including sensor networks and image encryption. Design space exploration is carried out for 8-round MISTY1 utilizing dual-edge trigger (DET) and single-edge trigger (SET) pipelines to analyze the tradeoff w.r.t. speed/area. The design is primarily based on the optimized implementation of lookup tables (LUTs) for MISTY1 and its core transformation functions. The LUTs are designed by logically formulating S9/S7 s-boxes and FI and {FO + 32-bit XOR} functions with the fine placement of pipelines. Highly efficient and high-speed MISTY1 architectures are thus obtained and implemented on the field-programmable gate array (FPGA), Virtex-7, XC7VX690T. The high-speed/very high-speed MISTY1 architectures acquire throughput values of 25.2/43 Gbps covering an area of 1331/1509 CLB slices, respectively. The proposed MISTY1 architecture outperforms all previous MISTY1 implementations indicating high speed with low area achieving high efficiency value. The proposed architecture had higher efficiency values than the existing AES and Camellia architectures. This signifies the optimizations made for proposed high-speed MISTY1 architectures.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] Block implementation of high-speed adaptive noise canceller
    Wu, XH
    Li, S
    Takahashi, N
    Takebe, T
    ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 595 - 598
  • [32] A high-speed hardware implementation of the Hermes8-128 stream cipher
    Kitsos, Paris
    Kaiser, Ulrich
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 364 - +
  • [33] New Secure Block Cipher for Critical Applications: Design, Implementation, Speed and Security Analysis
    Gnatyuk, Sergiy
    Akhmetov, Berik
    Kozlovskyi, Valeriy
    Kinzeryavyy, Vasyl
    Aleksander, Marek
    Prysiazhnyi, Dmytro
    ADVANCES IN ARTIFICIAL SYSTEMS FOR MEDICINE AND EDUCATION III, 2020, 1126 : 93 - 104
  • [34] A low-power high-speed smart sensor design for space exploration missions
    Fang, WC
    ACTA ASTRONAUTICA, 2000, 46 (2-6) : 241 - 250
  • [35] Design-Space Exploration of Backplane Receivers with High-Speed ADCs and Digital Equalization
    Chung, Hayun
    Wei, Gu-Yeon
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 555 - 558
  • [36] Highly optimised reconfigurable hardware architecture of 64 bit block ciphers MISTY1 and KASUMI
    Yasir
    Wu, Ning
    Zhang, Xiao Qiang
    Yahya, Muhammad Rehan
    ELECTRONICS LETTERS, 2017, 53 (01) : 10 - 11
  • [38] Design and implementation of an SDH High-Speed Switch
    Zhang, De-Hui
    Zhao, Quan-Liang
    Han, Jun-Gang
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : D17 - D18
  • [39] DESIGN AND IMPLEMENTATION OF A HIGH-SPEED TRANSPORT PROTOCOL
    NETRAVALI, AN
    ROOME, WD
    SABNANI, K
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1990, 38 (11) : 2010 - 2024
  • [40] Solution space analysis for high-speed design
    Westerhoff, Todd
    Printed Circuit Design, 2000, 17 (08):