Exploring hypermedia processor design space

被引:0
|
作者
Lee, C [1 ]
Kin, J
Potkonjak, M
Mangione-Smith, WH
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90024 USA
[2] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90024 USA
关键词
hypermedia processor; synthesis framework; instruction-level parallelism; workload characterization;
D O I
10.1023/A:1008187901411
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Distributed hypermedia systems that support collaboration are important emerging tools for creation, discovery, management and delivery of information. These systems are becoming increasingly desired and practical as other areas of information technologies advance. A framework is developed for efficiently exploring the hypermedia design space while intelligently capitalizing on tradeoffs between performance and area. We focus on a category of processors that are programmable yet optimized to a hypermedia application. The key components of the framework presented in this paper are a retargetable instruction-level parallelism compiler, instruction level simulators, a set of complete media applications written in a high level language, and a media processor synthesis algorithm. The framework addresses the need for efficient use of silicon by exploiting the instruction-level parallelism found in media applications by compilers that target multiple-instruction-issue processors. Using the developed framework we conduct an extensive exploration of the design space for a hypermedia application. We find that there is enough instruction-level parallelism in the typical media and communication applications to achieve highly concurrent execution when throughput requirements are high. On the other hand, when throughput requirements are low, there is little value in multiple-instruction-issue processors. Increased area does not improve performance enough to justify the use of multiple-instruction-issue processors when throughput requirements are low. The framework introduced in this paper is valuable in making early architecture design decisions such as cache and issue width trade-off when area is constrained, and the number of branch units and instruction issue width.
引用
收藏
页码:171 / 186
页数:16
相关论文
共 50 条
  • [31] DFX: Exploring the Design Space for Quality
    Narayanun, Kaushik
    [J]. 2022 IEEE EUROPEAN TEST SYMPOSIUM (ETS 2022), 2022,
  • [32] Taxonomy of design guidance for hypermedia design
    GAELS Project, Andersonian Lib., Univ. Strathclyde, Glasgow, United Kingdom
    不详
    [J]. Interact Comput, 2 (143-160):
  • [33] Integrating instructional design and hypermedia design
    Armani, J
    Botturi, L
    Cantoni, I
    Di Benedetto, M
    Garzotto, F
    [J]. ED-MEDIA 2004: World Conference on Educational Multimedia, Hypermedia & Telecommunications, Vols. 1-7, 2004, : 1713 - 1719
  • [34] A taxonomy of design guidance for hypermedia design
    Kemp, B
    Buckner, K
    [J]. INTERACTING WITH COMPUTERS, 1999, 12 (02) : 143 - 160
  • [35] The Virtual Space of the Dynamic Hypermedia Device, a Habitable Space
    Tosello, Maria
    [J]. INTERNATIONAL JOURNAL OF ARCHITECTURAL COMPUTING, 2012, 10 (02) : 237 - 252
  • [36] Design Space Exploration of 1-D FFT Processor
    Liu, Shaohan
    Liu, Dake
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (11): : 1609 - 1621
  • [37] Design Space Exploration for an Embedded Processor with Flexible Datapath Interconnect
    Tung Thanh Hoang
    Jalmbrant, Ulf
    Hagopian, Erik Der
    Subramaniyan, Kasyab P.
    Sjalander, Magnus
    Larsson-Edefors, Per
    [J]. 21ST IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2010,
  • [38] Analytic Processor Model for Fast Design-Space Exploration
    Jongerius, Rik
    Mariani, Giovanni
    Anghel, Andreea
    Dittmann, Gero
    Vermij, Erik
    Corporaal, Henk
    [J]. 2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 411 - 414
  • [39] Design Space Exploration of 1-D FFT Processor
    Shaohan Liu
    Dake Liu
    [J]. Journal of Signal Processing Systems, 2018, 90 : 1609 - 1621
  • [40] Reconfigurable Grid Alu Processor: Optimization and Design Space Exploration
    Shehan, Basher
    Jahr, Ralf
    Uhrig, Sascha
    Ungerer, Theo
    [J]. 13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 71 - 79