Exploring hypermedia processor design space

被引:0
|
作者
Lee, C [1 ]
Kin, J
Potkonjak, M
Mangione-Smith, WH
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90024 USA
[2] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90024 USA
关键词
hypermedia processor; synthesis framework; instruction-level parallelism; workload characterization;
D O I
10.1023/A:1008187901411
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Distributed hypermedia systems that support collaboration are important emerging tools for creation, discovery, management and delivery of information. These systems are becoming increasingly desired and practical as other areas of information technologies advance. A framework is developed for efficiently exploring the hypermedia design space while intelligently capitalizing on tradeoffs between performance and area. We focus on a category of processors that are programmable yet optimized to a hypermedia application. The key components of the framework presented in this paper are a retargetable instruction-level parallelism compiler, instruction level simulators, a set of complete media applications written in a high level language, and a media processor synthesis algorithm. The framework addresses the need for efficient use of silicon by exploiting the instruction-level parallelism found in media applications by compilers that target multiple-instruction-issue processors. Using the developed framework we conduct an extensive exploration of the design space for a hypermedia application. We find that there is enough instruction-level parallelism in the typical media and communication applications to achieve highly concurrent execution when throughput requirements are high. On the other hand, when throughput requirements are low, there is little value in multiple-instruction-issue processors. Increased area does not improve performance enough to justify the use of multiple-instruction-issue processors when throughput requirements are low. The framework introduced in this paper is valuable in making early architecture design decisions such as cache and issue width trade-off when area is constrained, and the number of branch units and instruction issue width.
引用
收藏
页码:171 / 186
页数:16
相关论文
共 50 条
  • [11] Exploring Space through Design
    Kyung-taek, Lee
    SPACE, 2010, (509): : 15 - 15
  • [12] Exploring the Design Space of an Energy-Efficient Accelerator for the SKA1-Low Central Signal Processor
    Fiorin, Leandro
    Vermij, Erik
    van Lunteren, Jan
    Jongerius, Rik
    Hagleitner, Christoph
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2016, 44 (05) : 1003 - 1027
  • [13] Exploring the Design Space of an Energy-Efficient Accelerator for the SKA1-Low Central Signal Processor
    Leandro Fiorin
    Erik Vermij
    Jan van Lunteren
    Rik Jongerius
    Christoph Hagleitner
    International Journal of Parallel Programming, 2016, 44 : 1003 - 1027
  • [14] Exploring hypermedia design patterns in web-based tourism information systems
    Pröll, B
    6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL I, PROCEEDINGS: INFORMATION SYSTEMS DEVELOPMENT I, 2002, : 140 - 145
  • [15] JESSICA: an object-oriented hypermedia publishing processor
    Barta, RA
    Schranz, MW
    COMPUTER NETWORKS AND ISDN SYSTEMS, 1998, 30 (1-7): : 281 - 290
  • [16] Design sheet: A system for exploring design space
    Reddy, SY
    Fertig, KW
    ARTIFICIAL INTELLIGENCE IN DESIGN '96, 1996, : 347 - 366
  • [17] Design space exploration for massively parallel processor arrays
    Hannig, F
    Teich, J
    PARALLEL COMPUTING TECHNOLOGIES, 2001, 2127 : 51 - 65
  • [18] Design of a space-based radar signal processor
    Nohara, TJ
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1998, 34 (02) : 366 - 377
  • [19] A Customizable Processor Architecture for a Design Space Exploration Framework
    Salgado, F.
    Garcia, P.
    Gomes, T.
    Cabral, J.
    Mendes, J.
    Ekpanyapong, M.
    Tavares, A.
    2012 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2012, : 129 - 133
  • [20] Hardware/software design space exploration for a reconfigurable processor
    La Rosa, A
    Lavagno, L
    Passerone, C
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 570 - 575