A novel macromodel for power estimation in CMOS structures

被引:31
|
作者
Turgis, S [1 ]
Auvergne, D
机构
[1] Texas Instruments Inc, F-06271 Villeneuve, France
[2] CNRS, LIRMM, UMR, F-34392 Montpellier, France
关键词
analytical model; internal power; submicronic CMOS;
D O I
10.1109/43.736183
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present in this paper a novel alternative for the internal power-dissipation estimation of CMOS structures. A first order macromodeling is developed, considering full submicronic additional effects such as input slew dependency of short-circuit currents and input-to-output coupling. We introduce a novel equivalent capacitance concept allowing a direct and frequency-independent comparison of the different power components. A direct link between fanout and input/output slew is studied in order to derive design-oriented analytical macromodels for the internal power components. Validations are presented by comparing simulated values (HSPICE level 6 foundry model 0.65 mu m) of power components to calculated values over a wide range of inverter configurations and control conditions. Discussion is given on a first-order generalization of this macromodel to gates. Evidence is given in terms of fanout and equivalent capacitance ratio of the controlling slope contribution on the internal power-dissipation components.
引用
收藏
页码:1090 / 1098
页数:9
相关论文
共 50 条
  • [1] Novel macromodel for power estimation in CMOS structures
    Texas Instruments, Villeneuve-Loubet, France
    IEEE Trans Comput Aided Des Integr Circuits Syst, 11 (1090-1098):
  • [2] Power estimation of CMOS circuits by neural network macromodel
    Qiang, Wei
    Cao, Yang
    Yan, Yuan-yuan
    Gao, Xun
    ADVANCES IN NEURAL NETWORKS - ISNN 2006, PT 3, PROCEEDINGS, 2006, 3973 : 1313 - 1318
  • [3] Neural network macromodel for high-level power estimation of CMOS circuits
    Qiang, W
    Cao, Y
    Yan, YY
    Gao, X
    PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS AND BRAIN, VOLS 1-3, 2005, : 1009 - 1014
  • [4] A MACROMODEL FOR A CMOS TRANSMISSION GATE
    HEW, CF
    THORBJORNSEN, AR
    EIGHTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, 1989, : 178 - 181
  • [5] Novel ATPG approach to maximum power estimation of CMOS circuits
    Luo, Zu-Ying
    Min, Ying-Hua
    Yang, Shi-Yuan
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2001, 38 (12):
  • [6] Macromodel for short circuit power dissipation of submicron CMOS inverters and its application to design CMOS buffers
    Ulman, S
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 269 - 272
  • [7] SPICE Macromodel and CMOS Emulator for Memristors
    Jung, Chul-Moon
    Jo, Kwan-Hee
    Min, Kyeong-Sik
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2012, 12 (02) : 1487 - 1491
  • [8] Nonlinear and noise macromodel of CMOS current conveyor
    Tutyshkin, AA
    Korotkov, AS
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 405 - 408
  • [9] Peak power estimation for CMOS circuits
    Kuang, JS
    Niu, XY
    He, HZ
    Min, YH
    7TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XV, PROCEEDINGS: COMMUNICATION, CONTROL, SIGNAL AND OPTICS, TECHNOLOGIES AND APPLICATIONS, 2003, : 322 - 325
  • [10] Accurate power estimation for CMOS circuits
    Shiue, WT
    IEEE REGION 10 INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC TECHNOLOGY, VOLS 1 AND 2, 2001, : 829 - 833