A simple noise modeling based testing of CMOS analog integrated circuits

被引:0
|
作者
Yellampalli, S [1 ]
Srivastava, A [1 ]
机构
[1] Louisiana State Univ, Dept Elect & Comp Engn, Baton Rouge, LA 70803 USA
来源
关键词
CMOS amplifier; MOS noise modeling; fault injection transistor; CMOS analog testing;
D O I
10.1117/12.609253
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A technique for testing CMOS analog integrated circuits is presented which is based on an analysis of the noise behavior of the circuit under test (CUT). The technique is simple and new. The CUT in the present work is an integrated CMOS amplifier circuit designed in a standard 1.5 mu m n-well CMOS process for operation at +/- 2.5 V. The bridging faults simulating possible manufacturing defects have been introduced using fault injection transistors. The faults in the CUT are detected by observing the variation in the noise at the output of CUT, which is the sum of noise contributed from each component in the circuit. An analytical noise model of the CUT has been developed with and without faults and results are compared with the corresponding data obtained from the simulation studies using SPICE.
引用
收藏
页码:276 / 283
页数:8
相关论文
共 50 条
  • [41] Bendable CMOS Digital and Analog Circuits Monolithically Integrated with a Temperature Sensor
    Honda, Wataru
    Arie, Takayuki
    Akita, Seiji
    Takei, Kuniharu
    ADVANCED MATERIALS TECHNOLOGIES, 2016, 1 (05):
  • [42] Ultra-low voltage analog integrated circuits for nanoscale CMOS
    Kinget, Peter R.
    PROCEEDINGS OF THE 2007 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2007, : 144 - 148
  • [43] Synthesis of analog CMOS circuits
    Shanker, KR
    Vasudevan, V
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 439 - 444
  • [44] Modeling of Power Noise Generation in Standard-Cell Based CMOS Digital Circuits
    Matsuno, Tetsuro
    Kosaka, Daisuke
    Nagata, Makoto
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (02) : 440 - 447
  • [45] Statistical modeling of crosstalk noise in domino CMOS logic circuits
    Sharma, Vipin
    Al-Assadi, Waleed K.
    ADVANCES AND INNOVATIONS IN SYSTEMS, COMPUTING SCIENCES AND SOFTWARE ENGINEERING, 2007, : 469 - 474
  • [46] A defect-based compact modeling approach for the reliability of CMOS devices and integrated circuits
    Esqueda, Ivan S.
    Barnaby, Hugh J.
    SOLID-STATE ELECTRONICS, 2014, 91 : 81 - 86
  • [47] Testing of CMOS circuits
    Veitsman, I.N., 1600,
  • [48] TESTING CMOS CIRCUITS
    VEITSMAN, NI
    KONDRATEVA, OM
    AUTOMATION AND REMOTE CONTROL, 1991, 52 (02) : 139 - 162
  • [49] Systematic design of analog integrated circuits using ant colony algorithm based on noise optimization
    Akbari, Meysam
    Shokouhifar, Mohammad
    Hashemipour, Omid
    Jalali, Ali
    Hassanzadeh, Alireza
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (02) : 327 - 339
  • [50] Systematic design of analog integrated circuits using ant colony algorithm based on noise optimization
    Meysam Akbari
    Mohammad Shokouhifar
    Omid Hashemipour
    Ali Jalali
    Alireza Hassanzadeh
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 327 - 339