Power-Delay Analysis for Subthreshold Voltage Operation

被引:1
|
作者
Cavalaria, Hugo [1 ]
Cabral, Ruben [2 ]
Semiao, Jorge [1 ,2 ]
Santos, M. B. [2 ,3 ,4 ]
Teixeira, I. C. [2 ,3 ]
Teixeira, J. P. [2 ,3 ]
机构
[1] Univ Algarve, Campus Penha, P-8005139 Faro, Portugal
[2] INESC ID Lisbon, Rua Alves Redol, P-1000 Lisbon, Portugal
[3] Univ Lisbon, IST, P-1000 Lisbon, Portugal
[4] Silicongate, Rua Alves Redol, P-1000 Lisbon, Portugal
来源
INCREASE | 2018年
关键词
Subthreshold voltage operation; Power-delay product; Dynamic voltage and frequency scaling; DESIGN; LOGIC;
D O I
10.1007/978-3-319-70272-8_30
中图分类号
X [环境科学、安全科学];
学科分类号
08 ; 0830 ;
摘要
The Internet of Things (IoT) paradigm is enabling easy access and interaction with a wide variety of devices, some of them self-powered, equipped with microcontrollers, sensors and sensor networks. Low power and ultra-low-power strategies, as never before, have a huge importance in today's CMOS integrated circuits, as all portable devices quest for the never-ending battery life, but also with smaller and smaller dimensions every day. The solution is to use clever power management strategies and reduce drastically power consumption in IoT chips. Dynamic Voltage and Frequency Scaling techniques can be rewardingly, and using operation at subthreshold power-supply voltages can effectively achieve significant power savings. However, by reducing the power-supply voltage it imposes the reduction of performance and, consequently, delay increase, which in turn makes the circuit more vulnerable to operational-induced delay-faults and transient-faults. What is the best compromise between power, delay and performance? This paper proposes an automatic methodology and tool to perform power-delay analysis in CMOS gates and circuits, to identify automatically the best compromise between power and delay. By instantiating HSPICE simulator, the proposed tool can automatically perform analysis such as: power-delay product, energy-delay product, power dissipation, or even dynamic and static power dissipations. The optimum operation point in respect to the power-supply voltage is defined, for each circuit or sub-circuit and considering subthreshold operation or not, to the minimum power-supply voltage where the delays do not increase too much and that implements a compromise between delay and power consumption. The algorithm is presented, along with CMOS circuit examples and all the analysis' results are shown for typical benchmark circuits. Results indicate that subthreshold voltages can be a good compromise in reducing power and increasing delays.
引用
收藏
页码:369 / 386
页数:18
相关论文
共 50 条
  • [1] Improving Power-Delay Performance of Ultra-Low-Power Subthreshold SCL Circuits
    Tajalli, Armin
    Alioto, Massimo
    Leblebici, Yusuf
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (02) : 127 - 131
  • [2] Improving the Power-Delay Performance in Subthreshold Source-Coupled Logic Circuits
    Tajalli, Armin
    Alioto, Massimo
    Brauer, Elizabeth J.
    Leblebici, Yusuf
    [J]. INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 21 - +
  • [3] Power-efficient voltage up level shifter with low power-delay product
    Baba Fayaz, D.
    Sreehari Rao, Patri
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (07) : 2158 - 2169
  • [4] Comparative Power-Delay Performance Analysis of Threshold Logic Technologies
    Ercan, Furkan
    Muhtaroglu, Ali
    [J]. 2015 5TH INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS & APPLICATIONS (ICEAC), 2015,
  • [5] Power-Delay Analysis of Consensus Algorithms on Wireless Networks with Interference
    Vanka, S.
    Gupta, V.
    Haenggi, M.
    [J]. 2008 46TH ANNUAL ALLERTON CONFERENCE ON COMMUNICATION, CONTROL, AND COMPUTING, VOLS 1-3, 2008, : 1457 - 1464
  • [6] Power-delay optimizations in gate sizing
    Sapatnekar, SS
    Chuang, WT
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2000, 5 (01) : 98 - 114
  • [7] Power-delay characteristics of CMOS multipliers
    Callaway, TK
    Swartzlander, EE
    [J]. 13TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 1997, : 26 - 32
  • [8] Power-Delay Analysis of an ABACUS Parallel Integer Multiplier VLSI Implementation
    Ercan, Furkan
    Muhtaroglu, Ali
    [J]. 2015 5TH INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS & APPLICATIONS (ICEAC), 2015,
  • [9] Power-delay tradeoffs in residue number system
    Nannarelli, A
    Cardarilli, GC
    Re, M
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 413 - 416
  • [10] Power-Delay Tradeoff Analysis for Communication over Fading Channels with Feedback
    Cao, Jian
    Yeh, Edmund M.
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY PROCEEDINGS, VOLS 1-6, 2008, : 614 - 618