共 50 条
- [41] Device Bias Technique to Improve Design Metrics of 6T SRAM Cell for Subthreshold Operation [J]. 2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 865 - 870
- [42] A single ended 6T SRAM cell design for ultra-low-voltage applications [J]. IEICE ELECTRONICS EXPRESS, 2008, 5 (18): : 750 - 755
- [43] Design and Analysis of 6T SRAM Cell with NBL Write Assist Technique Using FinFET [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 639 - 644
- [44] Impact of Design Parameters on 6T and 8T SRAM cells at 45nm technology [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (01): : 41 - 52
- [45] Sub-1V, robust and compact 6T SRAM cell in double gate MOS technology [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2778 - 2781
- [46] Stability and Performance Optimization of 6T SRAM Cell at Cryogenic Temperature [J]. 2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
- [49] Impact of TFET Unidirectionality and Ambipolarity on the Performance of 6T SRAM Cells [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03): : 229 - 238
- [50] Trigate 6T SRAM Scaling to 0.06 μm2 [J]. 2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 626 - 628