Robust 6T Si tunneling transistor SRAM design

被引:0
|
作者
Yang, Xuebei [1 ]
Mohanram, Kartik [1 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, POB 1892, Houston, TX 77251 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
SRAMs based on tunneling field effect transistors (TFETs) consume very low static power, but the unidirectional conduction inherent to TFETs calls for special care when designing the SRAM cell. In this work, we make the following contributions. (i) We perform the first study of 6T TFET SRAMs based on both n-type and p-type access transistors and determine that only inward p-type TFETs are suitable as access transistors. However, even using inward p-type access transistors, the 6T TFET SRAM achieves only the write or the read operation reliably. (ii) In order to improve the reliability of 6T TFET SRAMs, we perform the first study of four leading write-assist (WA) and four leading read-assist (RA) techniques in TFET SRAMs. We conclude that the 6T TFET SRAM with GND lowering RA is the most reliable 6T TFET SRAM during write and read, and we verify that it is also robust under process variations. It also achieves the best performance and reliability, as well as the least static power and area, in comparison to other existing TFET SRAM structures. Further, it not only has comparable performance and reliability to the 32nm 6T CMOS SRAM, but also consumes 6-7 orders of magnitude lower static power, making it attractive for low-power high-density SRAM applications.
引用
收藏
页码:740 / 745
页数:6
相关论文
共 50 条
  • [41] Device Bias Technique to Improve Design Metrics of 6T SRAM Cell for Subthreshold Operation
    Pal, Soumitra
    Islam, Aminul
    [J]. 2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 865 - 870
  • [42] A single ended 6T SRAM cell design for ultra-low-voltage applications
    Singh, Jawar
    Pradhan, Dhiraj K.
    Hollis, Simon
    Mohanty, Saraju P.
    [J]. IEICE ELECTRONICS EXPRESS, 2008, 5 (18): : 750 - 755
  • [43] Design and Analysis of 6T SRAM Cell with NBL Write Assist Technique Using FinFET
    Jain, Suvi
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 639 - 644
  • [44] Impact of Design Parameters on 6T and 8T SRAM cells at 45nm technology
    Sharma, Joshika
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (01): : 41 - 52
  • [45] Sub-1V, robust and compact 6T SRAM cell in double gate MOS technology
    Thomas, Olivier
    Reyboz, Marina
    Belleville, Marc
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2778 - 2781
  • [46] Stability and Performance Optimization of 6T SRAM Cell at Cryogenic Temperature
    Fang, Shao-Fu
    Hu, Vita Pi-Ho
    [J]. 2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [47] Portless SRAM - A high-performance alternative to the 6T methodology
    Wieckowski, Michael
    Patil, Sandeep
    Margala, Martin
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2600 - 2610
  • [48] Impact of circuit assist methods on margin and performance in 6T SRAM
    Mann, Randy W.
    Wang, Jiajing
    Nalam, Satyanand
    Khanna, Sudhanshu
    Braceras, Geordie
    Pilo, Harold
    Calhoun, Benton H.
    [J]. SOLID-STATE ELECTRONICS, 2010, 54 (11) : 1398 - 1407
  • [49] Impact of TFET Unidirectionality and Ambipolarity on the Performance of 6T SRAM Cells
    Strangio, Sebastiano
    Palestri, Pierpaolo
    Esseni, David
    Selmi, Luca
    Crupi, Felice
    Richter, Simon
    Zhao, Qing-Tai
    Mantl, Siegfried
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03): : 229 - 238
  • [50] Trigate 6T SRAM Scaling to 0.06 μm2
    Guillorn, M.
    Chang, J.
    Pyzyna, A.
    Engelmann, S.
    Joseph, E.
    Fletcher, B.
    Cabral, C., Jr.
    Lin, C. -H.
    Bryant, A.
    Damon, M.
    Ott, J.
    Lavoie, C.
    Frank, M.
    Gignac, L.
    Newbury, J.
    Wang, C.
    Klaus, D.
    Kratschmer, E.
    Bucchignano, J.
    To, B.
    Graham, W.
    Lauer, I.
    Sikorski, E.
    Carter, S.
    Narayanan, V.
    Fuller, N.
    Zhang, Y.
    Haensch, W.
    [J]. 2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 626 - 628