Reliability modeling of chip scale packages

被引:3
|
作者
Pitarresi, JM [1 ]
Sethuraman, S [1 ]
Nandagopal, B [1 ]
Primavera, A [1 ]
机构
[1] SUNY Binghamton, Dept Engn Mech, Binghamton, NY 13902 USA
关键词
D O I
10.1109/IEMT.2000.910709
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The chip-scale package (CSP) is an increasingly popular small size, high performance package developed by the electronics industry. The advantages of such a package are that it offers considerable space savings over fall-sized ball,al-id array or peripherally leaded devices while maintaining the convenience and die protection of a packaged device. In this paper, a finite element based approach for estimating the thermal cycling reliability for chip scale packages is presented. The methodology is based on Anand's viscoplastic constitutive law for the solder response and Darveaux's crack growth rate model for solder fatigue. A Weibull two-parameter failure distribution is assumed. Three-dimensional finite element models are built for several different CSP package configurations. Two- and three-fold symmetry is used to reduce the model size and computer run-time. In addition, to facilitate rapid development of the finite element models, a basic building block approach is used. These building blocks consisted of a solder joint (including pad dimensions) and package geometry. These units are then used repeatedly to construct the overall model. The number of cycles to fifty percent package reliability is estimated for a twenty-minute air-to-air thermal profile of 0 degreesC to 100 degreesC. (five minute dwells at each temperature extreme). Good correlation between the measured and predicted life is observed. All of the packages studied have measured life within the expected +/- 1.5X error band of the method for the Weibull slopes considered.
引用
收藏
页码:60 / 69
页数:4
相关论文
共 50 条
  • [21] Drop reliability performance assessment for PCB assemblies of chip scale packages (CSP)
    Chong, DYR
    Toh, HJ
    Lim, BK
    Low, PTH
    Pang, JHL
    Che, FX
    Xiong, BS
    Xu, LH
    [J]. PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 262 - 269
  • [22] Cyclic bending reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Wang, Tong Hong
    Tsai, Han-Hui
    Jen, Ming-Hwa R.
    [J]. MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 111 - 117
  • [23] Stacked chip scale packages: Manufacturing issues, reliability results, and cost analysis
    Demmin, J
    Baker, D
    Zohni, W
    [J]. IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, : 241 - 247
  • [24] Reliability analysis of tape based chip-scale packages based metamodel
    Hamdani, Hamid
    El Hami, Abdelkhalak
    Radi, Bouchaib
    [J]. MICROELECTRONICS RELIABILITY, 2019, 102
  • [25] Lead-free chip scale packages: Assembly and drop test reliability
    Liu, YL
    Tian, GY
    Gale, S
    Johnson, RW
    Crane, L
    [J]. IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2006, 29 (01): : 1 - 9
  • [26] Drop-impact reliability of chip-scale packages in handheld products
    Tian, GY
    Liu, YL
    Lall, P
    Johnson, RW
    Abderrahman, S
    Palmer, M
    Islam, N
    Panchgade, D
    Suhling, J
    Crane, L
    [J]. ELECTRONIC AND PHOTONIC PACKAGING, ELECTRICAL SYSTEMS AND PHOTONIC DESIGN AND NANOTECHNOLOGY - 2003, 2003, : 135 - 143
  • [27] Solder joint fatigue and reliability of chip scale packages: A failure analysis strategy
    Mohamed, S
    Francis, C
    Yew, LB
    Mun, TW
    Ki, LT
    [J]. PROCEEDINGS OF THE 2001 8TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2001, : 142 - 145
  • [28] Compact modeling approaches to multiple die stacked chip scale packages
    Garcia, EA
    Chiu, CP
    [J]. NINETEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2003, : 160 - 167
  • [29] Board Level Reliability of Wafer Level Chip Scale Packages With Copper Post Technology
    Jacobe, April B.
    Lomibao, Pinky B.
    Jackson, John
    [J]. IEMT 2006: 31ST INTERNATIONAL CONFERENCE ON ELECTRONICS MANUFACTURING AND TECHNOLOGY, 2006, : 155 - 161
  • [30] Electromigration Reliability of Redistribution Lines in Wafer-level Chip-Scale Packages
    Lai, Yi-Shao
    Kao, Chin-Li
    Chiu, Ying-Ta
    Appelt, Bernd K.
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 326 - 331