A Standalone Graph-Theory Based Tool for Full-Chip ESD Verification

被引:0
|
作者
Galic, Vlatko [1 ]
Wieers, Aarnout [2 ]
Gillon, Renaud [3 ]
Baric, Adrijan
机构
[1] Univ Zagreb, Fac Elect Engn & Comp, Zagreb 10000, Croatia
[2] Fac Elect Engn & Comp, Zagreb 10000, Croatia
[3] Sydel BV, Kruisem 9770, Belgium
关键词
Electrostatic discharge (ESD); Floyd-Warshall(FW); full-chip calculations;
D O I
10.1109/TEMC.2022.3218618
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a novel flow of the automatic electrostatic discharge (ESD) verification is presented. A basic overview of the most important methodology steps is shown, with more detailed explanation of breaking voltage (BV) model generation. Based on transmission line pulsing measurements, the BV models are used for modeling devices under ESD stress conditions. The principle behind the custom-made tool ESDh is disclosed. Being based on graph-theory algorithm, specifically the Floyd-Warshall algorithm, the tool detects and reconstructs current paths between any node-to-node pair of the integrated circuit (IC). In addition, ESDh can calculate the full current-voltage (IV curve) of any current path. Consequently, this approach is able to find failing paths, failing devices, and failing levels of tested IC. As the method in this work uses the full netlist, without dismissing the core circuitry, ESDh can be used for verifying the self-protection levels of the IC.
引用
收藏
页码:1859 / 1870
页数:12
相关论文
共 50 条
  • [31] Machine Learning Based Online Full-Chip Heatmap Estimation
    Sadiqbatcha, Sheriff
    Zhao, Yue
    Zhang, Jinwei
    Amrouch, Hussam
    Henkel, Joerg
    Tan, Sheldon X. -D.
    2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 229 - 234
  • [32] Lithography simulation-based full-chip design analyses
    Gupta, Puneet
    Kahng, Andrew B.
    Nakagawa, Sam
    Shah, Saumil
    Sharma, Puneet
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV, 2006, 6156
  • [33] HBM Failure Diagnosis on a High-Frequency Analog Design with Full-chip Dynamic ESD Simulation
    Tong, Paul
    Tam, Anna
    Xu, Ping Ping
    Lin, K. S.
    Hui, John
    Chang, Norman
    Hu, Bo
    Srinivasan, Karthik
    Schmitt, Margaret
    2014 36TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2014,
  • [34] An Automated Tool for Chip-Scale ESD Network Exploration and Verification
    Viale, Benjamin
    Fer, Mathieu
    Courau, Lionel
    Galy, Philippe
    Jacquier, Blaise
    Lescot, Jerome
    Allard, Bruno
    2016 38TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2016,
  • [35] Fast and accurate 3D mask model for full-chip OPC and verification
    Liu, Peng
    Cao, Yu
    Chen, Luoqi
    Chen, Guangqing
    Feng, Mu
    Jiang, Jiong
    Liu, Hua-Yu
    Suh, Sungsoo
    Lee, Sung-Woo
    Lee, Sukjoo
    OPTICAL MICROLITHOGRAPHY XX, PTS 1-3, 2007, 6520
  • [36] Multilevel full-chip routing for the x-based architecture
    Ho, TY
    Chang, CF
    Chang, YW
    Chen, SJ
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 597 - 602
  • [37] Design of compact-diode-SCR with low-trigger voltage for full-chip ESD protection
    Gao, Yuexin
    Cai, Xiaowu
    Han, Zhengsheng
    Zeng, Chuanbin
    Xia, Ruirui
    Tang, Yun
    Gao, Mali
    Li, Bo
    MICROELECTRONICS RELIABILITY, 2023, 140
  • [38] A Study of Process/Device/Layout Co-Design for Full-Chip ESD Protection in BCD Technology
    Zhu, Rui
    Yao, Fei
    Wang, Shijun
    Wang, Albert
    Wu, Liji
    Zhang, Xiangmin
    Chi, Baoyong
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1220 - 1222
  • [39] Optimized clamp deployment with simulation and characterization in full-chip ESD (Electro-Static-Discharge) design
    Theng, Chuah Cheow
    Sidek, Othman
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 759 - +
  • [40] INVERSION OF SPARSE MATRICES BY A METHOD BASED ON GRAPH-THEORY
    SAMUEL, G
    POLLATSCHEK, M
    KEHAT, E
    COMPUTERS & CHEMICAL ENGINEERING, 1987, 11 (06) : 763 - 767