A Standalone Graph-Theory Based Tool for Full-Chip ESD Verification

被引:0
|
作者
Galic, Vlatko [1 ]
Wieers, Aarnout [2 ]
Gillon, Renaud [3 ]
Baric, Adrijan
机构
[1] Univ Zagreb, Fac Elect Engn & Comp, Zagreb 10000, Croatia
[2] Fac Elect Engn & Comp, Zagreb 10000, Croatia
[3] Sydel BV, Kruisem 9770, Belgium
关键词
Electrostatic discharge (ESD); Floyd-Warshall(FW); full-chip calculations;
D O I
10.1109/TEMC.2022.3218618
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a novel flow of the automatic electrostatic discharge (ESD) verification is presented. A basic overview of the most important methodology steps is shown, with more detailed explanation of breaking voltage (BV) model generation. Based on transmission line pulsing measurements, the BV models are used for modeling devices under ESD stress conditions. The principle behind the custom-made tool ESDh is disclosed. Being based on graph-theory algorithm, specifically the Floyd-Warshall algorithm, the tool detects and reconstructs current paths between any node-to-node pair of the integrated circuit (IC). In addition, ESDh can calculate the full current-voltage (IV curve) of any current path. Consequently, this approach is able to find failing paths, failing devices, and failing levels of tested IC. As the method in this work uses the full netlist, without dismissing the core circuitry, ESDh can be used for verifying the self-protection levels of the IC.
引用
收藏
页码:1859 / 1870
页数:12
相关论文
共 50 条
  • [21] Model-based full-chip verification for 65mn lithography process development
    Kim, J
    Wang, LT
    Zhang, D
    Tang, ZW
    Photomask and Next-Generation Lithography Mask Technology XII, Pts 1 and 2, 2005, 5853 : 599 - 606
  • [22] Clamp Placement Optimization in Full-Chip ESD (Electro-Static-Discharge) Design
    Theng, Chuah Cheow
    Sidek, Othman
    IEMT 2006: 31ST INTERNATIONAL CONFERENCE ON ELECTRONICS MANUFACTURING AND TECHNOLOGY, 2006, : 202 - +
  • [23] THE COMPUTER-SYSTEM GRAPH - A USEFUL TOOL IN CHEMICAL GRAPH-THEORY
    CVETKOVIC, D
    GUTMAN, I
    JOURNAL OF COMPUTATIONAL CHEMISTRY, 1986, 7 (05) : 640 - 644
  • [24] A Graph-Theory Based fMRI Analysis
    Barillaro, Luca
    Milano, Marianna
    Caligiuri, Maria Eugenia
    Dalenberg, Jelle R.
    Agapito, Giuseppe
    Biehl, Michael
    Cannataro, Mario
    COMPUTATIONAL SCIENCE, ICCS 2024, PT VI, 2024, 14937 : 72 - 85
  • [25] Full-chip lithography verification for multilayer structure in electron-beam lithography
    Ogino, Kozo
    Hoshino, Hiromi
    Arimoto, Hiroshi
    Machida, Yasuhide
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (9B): : 6171 - 6177
  • [26] Full-chip OPC and verification with a fast mask 3D model
    Huang, Hsu-Ting
    Mokhberi, Ali
    Dai, Huixiong
    Ngai, Chris
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [27] A Full-Chip ESD Protection Circuit Simulation and Fast Dynamic Checking Method Using SPICE and ESD Behavior Models
    Zhang, Feilong
    Wang, Chenkun
    Lu, Fei
    Chen, Qi
    Li, Cheng
    Wang, X. Shawn
    Li, Daguang
    Wang, Albert
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (03) : 489 - 498
  • [28] Full-chip lithography verification for multilayer structure in electron-beam lithography
    Ogino, Kozo
    Hoshino, Hiromi
    Arimoto, Hiroshi
    Machida, Yasuhide
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (9 B): : 6171 - 6177
  • [29] Entropy Production-Based Full-Chip Fatigue Analysis: From Theory to Mobile Applications
    Wang, Tianchen
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    Shi, Yiyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (01) : 84 - 95
  • [30] Model-based prediction of full-chip SRAF printability
    Word, J
    Zhu, SH
    OPTICAL MICROLITHOGRAPHY XVII, PTS 1-3, 2004, 5377 : 1105 - 1111