A Standalone Graph-Theory Based Tool for Full-Chip ESD Verification

被引:0
|
作者
Galic, Vlatko [1 ]
Wieers, Aarnout [2 ]
Gillon, Renaud [3 ]
Baric, Adrijan
机构
[1] Univ Zagreb, Fac Elect Engn & Comp, Zagreb 10000, Croatia
[2] Fac Elect Engn & Comp, Zagreb 10000, Croatia
[3] Sydel BV, Kruisem 9770, Belgium
关键词
Electrostatic discharge (ESD); Floyd-Warshall(FW); full-chip calculations;
D O I
10.1109/TEMC.2022.3218618
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a novel flow of the automatic electrostatic discharge (ESD) verification is presented. A basic overview of the most important methodology steps is shown, with more detailed explanation of breaking voltage (BV) model generation. Based on transmission line pulsing measurements, the BV models are used for modeling devices under ESD stress conditions. The principle behind the custom-made tool ESDh is disclosed. Being based on graph-theory algorithm, specifically the Floyd-Warshall algorithm, the tool detects and reconstructs current paths between any node-to-node pair of the integrated circuit (IC). In addition, ESDh can calculate the full current-voltage (IV curve) of any current path. Consequently, this approach is able to find failing paths, failing devices, and failing levels of tested IC. As the method in this work uses the full netlist, without dismissing the core circuitry, ESDh can be used for verifying the self-protection levels of the IC.
引用
收藏
页码:1859 / 1870
页数:12
相关论文
共 50 条
  • [1] Chip-Level ESD Verification Using Graph-Theory Based Approach
    Galic, Vlatko
    Wieers, Aarnout
    Gillon, Renaud
    Baric, Adrijan
    2019 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC EUROPE 2019), 2019, : 875 - 880
  • [2] A Full-Chip ESD Simulation Flow
    Poon, Steven S.
    Sreedhar, Kushal
    Joshi, Chinmay
    Escalante, Marco
    2015 37TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2015,
  • [3] Pattern Based Full-Chip Process Verification
    Ying, Changsheng
    Kwon, Yongjun
    Fornari, Paul
    Percin, Goekhan
    Liu, Anwei
    OPTICAL MICROLITHOGRAPHY XXVII, 2014, 9052
  • [4] Full-Chip ESD Simulations in Bipolar Technology
    Galic, Vlatko
    Wieers, Aarnout
    Gillon, Renaud
    Baric, Adrijan
    2018 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC EUROPE), 2018, : 451 - 456
  • [5] Full-chip verification of UDSM designs
    Saleh, R
    Overhauser, D
    Taylor, S
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 453 - 460
  • [6] Full-chip analysis method of ESD protection network
    Hayashi, S
    Minami, F
    Yamada, M
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 439 - 444
  • [7] Full-Chip ESD Protection Design Verification Method for HV ICs with Multiple Power Domains
    Zhang, Feilong
    Wang, Chenkun
    Lu, Fei
    Chen, Qi
    Li, Cheng
    Wang, Albert
    Li, Daguang
    PROCEEDINGS OF THE 2017 12TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2017, : 281 - 284
  • [8] New tools offer full-chip design verification
    Lipman, J
    EDN, 1997, 42 (06) : 26 - 26
  • [9] FULL-CHIP MIXED-SIGNAL DESIGN VERIFICATION
    SUBRAMANIAM, P
    ELECTRONIC PRODUCTS MAGAZINE, 1995, 38 (04): : 29 - 31
  • [10] Postlayout EDA tools lock onto full-chip verification
    Lipman, J
    EDN, 1996, 41 (21) : 93 - +