Accelerated neorative-boias temperature degradation in low-temperature polycrystalline-silicon p-channel TFTs under dynamic stress

被引:4
|
作者
Toyota, Yoshiaki [1 ]
Matsumura, Mieko
Hatano, Mutsuko
Shiba, Takeo
Ohkura, Makoto
机构
[1] Hitachi Ltd, Cent Res Lab, Tokyo 1858601, Japan
[2] Hitachi Displays Ltd, Chiba 2978622, Japan
关键词
accelerated negative-bias temperature (NBT) stress; electron injection; hole injection; hydrogen diffusion; p-channel thin-film transistors (TFTs); pulse stress;
D O I
10.1109/TED.2007.901878
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The degradation mechanism in p-channel poly silicon thin-film transistors under negative-bias temperature (NBT) stress and pulse stress, which alternates NBT stress and drain-avalanche hot carrier (DAHC) stress, was investigated. An analysis of recovery effects and activation energy suggests that the device degradation under dc-NBT stress is explained by a reaction-diffusion model and limited by hydrogen diffusion. These features are also observed in the case of the device degradation under pulse stress. Pronounced degradation occurs not after DAHC stress application (electron injection) but after NBT stress application (hole injection). NBT stress degradation is locally accelerated after DAHC stress application because the effective gate voltage negatively increases due to trapped electrons during DAHC stress. The trap states and positive charges that were generated by this accelerated NBT stress are considered to be the main cause of device degradation under pulse stress.
引用
收藏
页码:2452 / 2459
页数:8
相关论文
共 50 条
  • [1] Degradation mechanism in low-temperature p-channel polycrystalline silicon TFTs under dynamic stress
    Toyota, Y.
    Matsumura, M.
    Hatano, M.
    Shiba, T.
    Ohkura, M.
    [J]. 2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL, 2006, : 729 - 730
  • [2] A new study on the degradation mechanism in low-temperature p-channel polycrystalline silicon TFTs under dynamic stress
    Toyota, Yoshiaki
    Matsumura, Mieko
    Hatano, Mutsuko
    Shiba, Takeo
    Ohkura, Makoto
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (09) : 2280 - 2286
  • [3] Degradation Characteristics of n- and p-Channel Polycrystalline-Silicon TFTs Under CMOS Inverter Operation
    Toyota, Yoshiaki
    Matsumura, Mieko
    Hatano, Mutsuko
    Shiba, Takeo
    Ohkura, Makoto
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (02) : 429 - 436
  • [4] Mechanism of device degradation under AC stress in low-temperature polycrystalline silicon TFTs
    Toyota, Y
    Shiba, T
    Ohkura, M
    [J]. 40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, : 278 - 282
  • [5] Effects of the timing of AC stress on device degradation produced by trap states in low-temperature polycrystalline-silicon TFTs
    Toyota, Y
    Shiba, T
    Ohkura, M
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (08) : 1766 - 1771
  • [6] Electrical properties of low-temperature-compatible p-channel polycrystalline-silicon TFTs using high-κ gate dielectrics
    Yang, Ming-Jui
    Chien, Chao-Hsin
    Lu, Yi-Hsien
    Shen, Chih-Yen
    Huang, Tiao-Yuan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (04) : 1027 - 1034
  • [7] A new model for device degradation in low-temperature N-channel polycrystalline silicon TFTs under AC stress
    Toyota, Y
    Shiba, T
    Ohkura, M
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (06) : 927 - 933
  • [8] Gate length dependence of hot carrier reliability in low-temperature polycrystalline-silicon P-channel thin film transistors
    Uraoka, Y
    Morita, Y
    Yano, H
    Hatayama, T
    Fuyuki, T
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (10): : 5894 - 5899
  • [9] Abnormal threshold voltage shifts in p-channel low temperature polycrystalline silicon TFTs under deep UV irradiation
    Cheng, Hong
    Lin, Xinnan
    [J]. AIP ADVANCES, 2021, 11 (08)
  • [10] High-performance and low-temperature-compatible p-channel polycrystalline-silicon TFTs using hafnium-silicate gate dielectric
    Yang, Ming-Jui
    Chien, Chao-Hsin
    Lu, Yi-Hsien
    Luo, Guang-Li
    Chiu, Su-Ching
    Lou, Chun-Che
    Huang, Tiao-Yuan
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (10) : 902 - 904