ULTRA WAFER THINNING AND DICING TECHNOLOGY FOR STACKED DIE PACKAGES

被引:0
|
作者
Zhang, Renfu
Liu, Hao [1 ]
Li, Bo
Sugiya, Tetsukazu
机构
[1] Ramaxel Storage Technol, R&D Dept, Dong Guan, Peoples R China
关键词
Wafer thinning; Multichip packages; NAND flash; Grinding; Roughness; Stealth Dicing; Mechanical strength;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the demand is increasing for memory cards, portable computing systems, multiple chip packages (MCPs), and other applications that require thin integrated circuits (ICs), the wafer thinning for advanced packaging methods become more and more important. This paper gives an overview of the different industrial wafer thinning and dicing techniques, including dicing after grinding (DAG), dicing before grinding (DBG), laser cut after grinding (LAG), and laser stealth dicing before grinding (SDBG). The process capability for each process was compared, and the challenges encountered during thinning and dicing the wafer to be 25 urn thickness are analyzed. Potential process issues have been investigated, including die strength and subsurface damage that is associated with these processes and mechanical properties, such as surface conditions and die warpage etc. Die strength test configurations and criteria are also included.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Processing TSV wafer with stealth dicing technology
    Chen, Wan-Ting
    Lee, Mei-Chin
    Lin, Chun-Tang
    Yang, Ming-Hsien
    Lai, Jeng-Yuan
    [J]. 2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [22] Effect of die attach configuration in stacked die packages
    Zhang, J
    Todd, M
    Huneke, J
    [J]. PROCEEDINGS OF THE SIXTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP'04), 2004, : 231 - 235
  • [23] The study of silicon die stress in stacked die packages
    Yamada, Eiichi
    Abe, Kenji
    Suzuki, Yutaka
    Amagai, Masazumi
    [J]. EMAP 2005: International Symposium on Electronics Materials and Packaging, 2005, : 74 - 77
  • [24] Precision techniques for whole wafer dicing and thinning of superconducting mixer circuits
    Bishop, WL
    Summers, DM
    Lichtenberger, AW
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2001, 11 (01) : 171 - 174
  • [25] A Review of Wafer Bonding Materials and Characterizations to enable Wafer Thinning, Backside Processing, and Laser Dicing
    Williams, G.
    O'Hara, P.
    Moore, J.
    Gordon, B.
    Rose, J.
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 164 - 164
  • [26] Advanced wafer thinning technologies to enable multichip packages
    Sandireddy, S
    Jiang, T
    [J]. 2005 IEEE Workshop on Microelectronics and Electron Devices, 2005, : 24 - 27
  • [27] Ultra thinning of wafer for embedded module
    Sheng, Vincent Lee Wen
    Khan, Navas
    Kripesh, D.
    Seung, Yoon
    [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 837 - 842
  • [28] Thermal characterization and modeling of stacked die packages
    Szabo, P.
    Rencz, M.
    Szekely, V.
    Poppe, A.
    Farkas, G.
    Courtois, B.
    [J]. Advances in Electronic Packaging 2005, Pts A-C, 2005, : 1575 - 1581
  • [29] Novel wafer dicing and chip thinning technologies realizing high chip strength
    Takyu, Shinya
    Kurosawa, Tetsuya
    Shimizu, Noriko
    Harada, Susumu
    [J]. 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1623 - +
  • [30] Thermal characterization of stacked-die packages
    Zhang, L
    Howard, N
    Gumaste, V
    Poddar, A
    Nguyen, L
    [J]. TWENTIETH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2004, 2004, : 55 - 63