Fast-bit-limited lifetime modeling of advanced floating gate non-volatile memories

被引:11
|
作者
Scarpa, A [1 ]
Tao, G [1 ]
Dijkstra, J [1 ]
Kuper, FG [1 ]
机构
[1] Philips Semicond, NL-6534 NE Nijmegen, Netherlands
关键词
D O I
10.1109/IRWS.2000.911894
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The few fast bits, resulting from stress induced leakage current, that are found in a memory array limit lifetime of an entire device. instead of classical temperature accelerated tests, 'simple' gate stress represents therefore the correct method to study the advanced non-volatile memory retention behavior. In this paper a model is proposed to predict the memory lifetime under use conditions based on accelerated gate stress measurements. The model considers a statistical approach, in order to overcome the erratic behavior of fast bits. It enables predicting the lifetime of memory. products as function of memory size and number of write/erase cycles. Application of the model is discussed as well as a wafer level implementation form.
引用
收藏
页码:24 / 28
页数:5
相关论文
共 50 条
  • [21] Voltage scaling: key to embedded non-volatile memories in advanced CMOS
    Montree, Andre
    2007 International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), Proceedings of Technical Papers, 2007, : 88 - 89
  • [22] Synchronous Non-Volatile Logic Gate Design Based on Resistive Switching Memories
    Zhao, Weisheng
    Moreau, Mathieu
    Deng, Erya
    Zhang, Yue
    Portal, Jean-Michel
    Klein, Jacques-Olivier
    Bocquet, Marc
    Aziza, Hassen
    Deleruyelle, Damien
    Muller, Christophe
    Querlioz, Damien
    Ben Romdhane, Nesrine
    Ravelosona, Dafine
    Chappert, Claude
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (02) : 443 - 454
  • [23] ACME: Advanced Counter Mode Encryption for Secure Non-Volatile Memories
    Swami, Shivam
    Mohanram, Kartik
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [24] High-κ related reliability issues in advanced non-volatile memories
    Larcher, L.
    Padovani, A.
    MICROELECTRONICS RELIABILITY, 2010, 50 (9-11) : 1251 - 1258
  • [25] A Non-Volatile Tunable Terahertz Metamaterial Absorber Using Graphene Floating Gate
    Bai, Jinjun
    Shen, Wei
    Shi, Jia
    Xu, Wei
    Zhang, Shusheng
    Chang, Shengjiang
    MICROMACHINES, 2021, 12 (03)
  • [26] A Broadband and Tunable Absorber with Non-volatile Floating-Gate Graphene Structure
    Ye, Ziwei
    Hao, Ran
    Peng, Xiliang
    Li, Erping
    2017 16TH INTERNATIONAL CONFERENCE ON OPTICAL COMMUNICATIONS & NETWORKS (ICOCN 2017), 2017,
  • [27] Extraction of the gate capacitance coupling coefficient in floating gate non-volatile memories: Statistical study of the effect of mismatching between floating gate memory and reference transistor in dummy cell extraction methods
    Rafhay, Quentin
    Beug, M. Florian
    Duane, Russell
    SOLID-STATE ELECTRONICS, 2007, 51 (04) : 585 - 592
  • [28] Captopril: Reducing the Pressure of Bit Flips on Hot Locations in Non-Volatile Main Memories
    Jalili, Majid
    Sarbazi-Azad, Hamid
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1116 - 1119
  • [29] Symmetric Reconfigurable Ferroelectric Transistor for Non-Volatile Memories to Diminish the Effects of Gate Leakage
    Thirumala, Sandeep Krishna
    Gupta, Sumeet Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (10) : 5335 - 5339
  • [30] ELECTRICALLY ALTERABLE NON-VOLATILE MEMORY CELL USING A FLOATING-GATE STRUCTURE
    GUTERMAN, DC
    RIMAWI, IH
    CHIU, TL
    HALVORSON, RD
    MCELROY, DJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1979, 26 (04) : 576 - 586