A Proposal of Vertical MOSFET and Electrothermal Analysis for Monolithic 3-D ICs

被引:2
|
作者
Zhu, Jia-He [1 ]
Wang, Da-Wei [1 ,2 ]
Zhao, Wen-Sheng [1 ]
Dai, Jia-Yun [3 ]
Wang, Gaofeng [1 ]
机构
[1] Hangzhou Dianzi Univ, MOE Engn Res Ctr Smart Microsensors & Microsyst, Sch Elect & Informat, Hangzhou 310018, Peoples R China
[2] State Key Lab Millimeter Waves, Nanjing 210096, Peoples R China
[3] Sci & Technol Monolith Integrated Circuits & Modu, Nanjing 210016, Peoples R China
基金
中国国家自然科学基金;
关键词
vertical MOSFET; through-oxide-via; silicon-on-insulator; electrothermal simulation; self-heating effect; EVOLUTION; STACKING; MODEL; BODY;
D O I
10.3390/electronics10182241
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an innovative vertical MOSFET based on through-oxide via (TOV) technology is proposed for silicon-on-insulator (SOI)-based monolithic 3-D ICs. The proposed vertical MOSFET is investigated numerically. It was found that SOI can effectively reduce the parasitic capacitance, leakage current, power consumption, as well as suppress the pulse current interference of the substrate. The simulated results indicate that the proposed MOSFET possesses excellent characteristics in saturation current over 1500 mu A, sub-threshold swing of 69 mV/dec, and on/off current ratio of 1.28 x 10(11). Moreover, as temperature is a critical factor for the performance degradation of semiconductor devices, electrothermal simulations are conducted to predict the influence of the self-heating effect on device characteristics. The results show that device characteristics slightly deteriorate, but can still acceptable in their applications.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Advances in Design and Test of Monolithic 3-D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Park, Heechun
    Kim, Jinwoo
    Murali, Gauthaman
    Lee, Edward
    Kim, Daehyun
    Lim, Sung Kyu
    Mukhopadhyay, Saibal
    Chakrabarty, Krishnendu
    IEEE DESIGN & TEST, 2020, 37 (04) : 92 - 100
  • [2] Comprehensive Physical Design Flow Incorporating 3-D Connections for Monolithic 3-D ICs
    Kim, Suwan
    Park, Heechun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (07) : 1944 - 1956
  • [3] Hardware-Efficient Logic Camouflaging for Monolithic 3-D ICs
    Yan, Chen
    Dofe, Jaya
    Kontak, Scott
    Yu, Qiaoyan
    Salman, Emre
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (06) : 799 - 803
  • [4] An Interlayer Interconnect BIST and Diagnosis Solution for Monolithic 3-D ICs
    Koneru, Abhishek
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (10) : 3056 - 3066
  • [5] System-Level Power Delivery Network Analysis and Optimization for Monolithic 3-D ICs
    Chang, Kyungwook
    Das, Shidhartha
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 888 - 898
  • [6] A Test Response Compression Method for Monolithic 3-D ICs Based on 3-D Haar Wavelet Transforms
    Hu, Jing
    Lin, Yuheng
    Hu, Ming
    Wang, Hongjian
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2021, 70
  • [7] Machine Learning Integrated Pseudo-3-D Flow for Monolithic 3-D ICs
    Pentapati, Sai
    Ku, Bon Woong
    Lim, Sungkyu
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2021, 7 (01): : 35 - 42
  • [8] A Post-Bond ILV Test Method in Monolithic 3-D ICs
    Fang, Xu
    Zhao, Xiaofeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, : 2377 - 2388
  • [9] Thermal Conduction Path Analysis in 3-D ICs
    Vaisband, Boris
    Savidis, Ioannis
    Friedman, Eby G.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 594 - 597
  • [10] Adaptive Regression-Based Thermal Modeling and Optimization for Monolithic 3-D ICs
    Samal, Sandeep Kumar
    Panth, Shreepad
    Samadi, Kambiz
    Saeidi, Mehdi
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (10) : 1707 - 1720