Power Management of Hybrid DRAM/PRAM-Based Main Memory

被引:0
|
作者
Park, Hyunsun
Yoo, Sungjoo
Lee, Sunggu
机构
关键词
DRAM; phase-change RAM; refresh; power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hybrid main memory consisting of DRAM and non-volatile memory is attractive since the non-volatile memory can give the advantage of low standby power while DRAM provides high performance and better active power. In this work, we address the power management of such a hybrid main memory consisting of DRAM and phase-change RAM (PRAM). In order to reduce DRAM refresh energy which occupies a significant portion of total memory energy, we present a runtime-adaptive method of DRAM decay. In addition, we present two methods, DRAM bypass and dirty data keeping, for further reduction in refresh energy and memory access latency, respectively. The experiments show that by reducing DRAM refreshes, we can obtain 23.5%similar to 94.7% reduction in the energy consumption with negligible performance overhead compared with the conventional DRAM-only main memory.
引用
收藏
页码:59 / 64
页数:6
相关论文
共 50 条
  • [1] Hybrid DRAM/PRAM-based Main Memory for Single-Chip CPU/GPU
    Kim, Dongki
    Lee, Sungkwang
    Chung, Jaewoong
    Kim, Dae Hyun
    Woo, Dong Hyuk
    Yoo, Sungjoo
    Lee, Sunggu
    [J]. 2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 888 - 896
  • [2] A Space Effective DRAM Adapter for PRAM-based Main Memory System
    Lee, Do-Heon
    Yoon, Su-Kyoung
    Kim, Jung-Geun
    Kim, Cheong-Gil
    Kim, Shin-Dug
    [J]. 2013 INTERNATIONAL CONFERENCE ON IT CONVERGENCE AND SECURITY (ICITCS), 2013,
  • [3] A dynamic adaptive converter and management for PRAM-based main memory
    Choi, In-Sung
    Jang, Sung-In
    Oh, Chang-Hoon
    Weems, Charles C.
    Kim, Shin-Dug
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (6-7) : 554 - 561
  • [4] PDRAM: A Hybrid PRAM and DRAM Main Memory System
    Dhiman, Gaurav
    Ayoub, Raid
    Rosing, Tajana
    [J]. DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 664 - 669
  • [5] Power-Aware Variable Partitioning for DSPs with Hybrid PRAM and DRAM Main Memory
    Liu, Tiantian
    Zhao, Yingchao
    Xue, Chun Jason
    Li, Minming
    [J]. PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 405 - 410
  • [6] Power-Aware Variable Partitioning for DSPs With Hybrid PRAM and DRAM Main Memory
    Liu, Tiantian
    Zhao, Yingchao
    Xue, Chun Jason
    Li, Minming
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2013, 61 (14) : 3509 - 3520
  • [7] Exploiting page write pattern for power management of hybrid DRAM/PRAM memory system
    School of Computer Science and Information Engineering, Zhejiang Gongshang University, Hangzhou
    310018, China
    不详
    310027, China
    [J]. J. Inf. Sci. Eng., 5 (1633-1646):
  • [8] Exploiting Page Write Pattern for Power Management of Hybrid DRAM/PRAM Memory System
    Zhang, Tiefei
    Xing, Jianguo
    Zhu, Jixiang
    Chen, Tianzhou
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2015, 31 (05) : 1633 - 1646
  • [9] DH-LRU: Dynamic Hybrid LRU Caching Scheme for PRAM/DRAM Hybrid Main Memory
    Ren, Yongjian
    Xie, Hongtianchen
    Jia, Gangyong
    Zhang, Jilin
    Yin, Yuyu
    Wan, Jian
    [J]. INTERNATIONAL JOURNAL OF GRID AND DISTRIBUTED COMPUTING, 2016, 9 (11): : 81 - 94
  • [10] Multiobjective Evolution Algorithm Based PRAM/DRAM Hybrid Memory Allocation Optimization
    Wu, Yizhi
    Zhang, Guo
    Zhang, Youtao
    [J]. PROCEEDINGS OF THE 2013 ASIA-PACIFIC COMPUTATIONAL INTELLIGENCE AND INFORMATION TECHNOLOGY CONFERENCE, 2013, : 744 - 749