A zeroing cell-to-cell interference page architecture with temporary LSB storing and parallel MSB program scheme for MLC NAND flash memories

被引:114
|
作者
Park, Ki-Tae [1 ]
Kang, Myounggon [1 ]
Kim, Doogon [1 ]
Hwang, Soon-Wook [1 ]
Choi, Byung Yong [1 ]
Lee, Yeong-Taek [1 ]
Kim, Changhyun [1 ]
Kim, Kinam [1 ]
机构
[1] Samsung Elect Co Ltd, Semicond R&D Ctr, Memory Business, Gyeonggi Do 445701, South Korea
关键词
bitline voltage modulation ISPP; cell-to-cell interference; NAND flash; page architecture; parallel MSB programming; temporary LSB storing;
D O I
10.1109/JSSC.2008.917558
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new MLC NAND page architecture is presented as a breakthrough solution for sub-40-nm MLC NAND flash memories and beyond. To reduce cell-to-cell interference which is well known as the most critical scaling barrier for NAND flash memories, a novel page architecture including temporary LSB storing program and parallel MSB program schemes is proposed. A BL voltage modulated ISPP scheme was used as parallel MSB programming in order to reduce cell-to-cell interference caused by the order in which the cells are programmed. By adopting the proposed page architecture, the number of neighbor cells that are programmed after programming a selected cell in BL direction as well as their amount of V-th shift during programming can be suppressed largely without increasing memory array size. Compared to conventional architecture it leads to a reduction of BL-BL cell-to-cell interference by almost 100%, and of WL-WL and diagonal cell-to-cell interferences by 50% at the 60 nm technology node. The proposed architecture enables also to improve average MLC program speed performance by 11% compared with conventional architecture, thanks to its fast LSB program performance.
引用
收藏
页码:919 / 928
页数:10
相关论文
共 8 条
  • [1] A zeroing cell-to-cell interference page architecture with temporary LSB storing program scheme for sub-40nm MLC NAND flash memories and beyond
    Park, Ki-Tae
    Kang, Myounggon
    Kim, Doogon
    Hwang, Soonwook
    Lee, Yeong-Taek
    Kim, Changhyun
    Kim, Kinam
    [J]. 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 188 - 189
  • [2] Minimizing Cell-to-Cell interference by Exploiting Differential Bit Impact Characteristics of Scaled MLC NAND Flash Memories
    Di, Yejia
    Shi, Liang
    Gao, Congming
    Wu, Kaijie
    Xue, Chun Jason
    Sha, Edwin H. M.
    [J]. 2016 5TH NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM (NVMSA), 2016,
  • [3] Degradation Mechanisms of the Program Characteristics of 10 nm NAND Flash Memories Due to Cell-to-Cell Interference
    Ryu, Ju Tae
    Kim, Tae Whan
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (09) : 6420 - 6423
  • [4] Using Data Postcompensation and Predistortion to Tolerate Cell-to-Cell Interference in MLC NAND Flash Memory
    Dong, Guiqiang
    Li, Shu
    Zhang, Tong
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (10) : 2718 - 2728
  • [5] Cell-to-Cell Interference Compensation Schemes Using Reduced Symbol Pattern of Interfering Cells for MLC NAND Flash Memory
    Kim, Taehyung
    Kong, Gyuyeol
    Xi Weiya
    Choi, Sooyong
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (06) : 2569 - 2573
  • [6] Cell-to-Cell Interference Compensation Schemes Using Reduced Symbol Pattern of Interfering Cells for MLC NAND Flash Memory
    Kong, G.
    Kim, T.
    Xi, W.
    Choi, S.
    [J]. 2012 DIGEST ASIA-PACIFIC MAGNETIC RECORDING CONFERENCE (APMRC), 2012,
  • [7] A New Read Scheme for Alleviating Cell-to-Cell Interference in Scaled-Down 3D NAND Flash Memory
    Sim, Jae-Min
    Kang, Myounggon
    Song, Yun-Heub
    [J]. ELECTRONICS, 2020, 9 (11) : 1 - 9
  • [8] A multi-page cell architecture for high-speed programming multi-level NAND flash memories
    Takeuchi, K
    Tanaka, T
    Tanzawa, T
    [J]. 1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 67 - 68