A novel dynamically programmable arithmetic array (DPAA) processor for digital signal processing

被引:0
|
作者
Tan, BK [1 ]
Yoshimura, R [1 ]
Matsuoka, T [1 ]
Taniguchi, K [1 ]
机构
[1] Osaka Univ, Fac Engn, Suita, Osaka 5650871, Japan
关键词
DPAA; DSP; parallel processing; interconnection topology; routing flexibility;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new architecture-based Dynamically Programmable Arithmetic Array processor (DPAA) is proposed for general purpose Digital Signal Processing applications. Paralielism and pipelining are achieved by using DPAA, which consists of various basic arithmetic blocks connected through a code-division multiple access bus interface, The proposed architecture poses 100% interconnection flexibility because connections are done virtually through code matching instead of physical wire connections. Compared to conventional multiplexing architectures, the proposed interconnection topology consumes less chip area and thus, more arithmetic blocks can be incorporated. A 16-bit prototype chip incorporating 10 multipliers and 40 other arithmetic blocks had been implemented into a 4.5 mm x 4.5 mm chip with 0.6 mum CMOS process. DPAA also features its simple programmability, as numerical formula can be used to configure the processor without programming languages or specialized CAD tools.
引用
收藏
页码:741 / 747
页数:7
相关论文
共 50 条
  • [41] VLSI Digital Signal Processing: Some arithmetic issues
    Jullien, GA
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS VI, 1996, 2846 : 2 - 13
  • [42] DIGITAL SIGNAL SOFT-PROCESSOR FOR VIDEO PROCESSING
    Pristach, Marian
    Husar, Adam
    Fujcik, Lukas
    Hruska, Tomas
    Masarik, Karel
    ELECTRONIC DEVICES AND SYSTEMS: IMAPS CS INTERNATIONAL CONFERENCE 2011, 2011, : 180 - 185
  • [43] VLSI programmable digital filter for video signal processing
    Casagrande, Giulio
    Chiari, Armando
    Golla, Carla
    Miceli, Salvatore
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 1993, 6 (03): : 219 - 231
  • [44] DIGITAL SIGNAL PROCESSOR (DSP) FOR TELECOMMUNICATIONS AND SPEECH PROCESSING
    HAGIWARA, Y
    ICHIKAWA, A
    SHIRASU, H
    JAPAN ANNUAL REVIEWS IN ELECTRONICS COMPUTERS & TELECOMMUNICATIONS, 1985, 20 : 355 - 363
  • [45] PARALLEL PROCESSOR SCHEDULING FOR DIGITAL SIGNAL-PROCESSING
    KUNIEDA, H
    TOYOSHIMA, S
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 1911 - 1914
  • [46] Hardware implementation of a systolic antenna array signal processor based on cordic arithmetic
    Haller, B
    Streiff, M
    Fleisch, U
    Zimmermann, R
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 4141 - 4144
  • [47] Programmable On-Chip Photonic Signal Processor Based on a Microdisk Resonator Array
    Zhang, Weifeng
    Yao, Jianping
    2018 INTERNATIONAL TOPICAL MEETING ON MICROWAVE PHOTONICS (MWP), 2018,
  • [48] Programmable retinal dynamics in a CMOS mixed-signal array processor chip
    Carmona, R
    Jiménez-Garrido, F
    Domíguez-Castro, R
    Espejo, S
    Rodríguez-Vázquez, A
    BIOENGINEERED AND BIOINSPIRED SYSTEMS, 2003, 5119 : 13 - 23
  • [49] Architecture of 23GOPS video signal processor with programmable systolic array
    Miyake, J
    Urano, M
    Inoue, G
    Yano, J
    Tsubata, S
    Nishiyama, T
    Yamaguchi, S
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (09): : 1272 - 1278
  • [50] MULTIPLE DIGITAL SIGNAL PROCESSOR ENVIRONMENT FOR INTELLIGENT SIGNAL-PROCESSING
    GASS, WS
    TARRANT, RT
    PAWATE, BI
    GAMMEL, M
    RAJASEKARAN, PK
    WIGGINS, RH
    COVINGTON, CD
    PROCEEDINGS OF THE IEEE, 1987, 75 (09) : 1246 - 1259