共 50 条
- [1] Power Reduction by Clock Gating Technique SMART GRID TECHNOLOGIES (ICSGT- 2015), 2015, 21 : 631 - 635
- [2] Power Reduction of Montgomery Multiplication Architectures Using Clock Gating 2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 474 - 478
- [3] Using clock gating technique for energy reduction in portable computers 2008 INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION ENGINEERING, VOLS 1-3, 2008, : 839 - 842
- [4] Deterministic clock Gating for microprocessor power reduction NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 113 - 122
- [5] CLOCK GATING ARCHITECTURES FOR FPGA POWER REDUCTION FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 112 - 118
- [6] Capture Power Reduction Using Clock Gating Aware Test Generation ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 101 - 109
- [7] Clock skew reduction for stacked chips using multiple source buffers (1) Hirosaki University, Hirosaki-City, Japan, 1600, (Institute of Electrical and Electronics Engineers Inc., United States):
- [8] Clock Skew Reduction for Stacked Chips Using Multiple Source Buffers 2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 327 - 330
- [9] Power reduction in microprocessor chips by gated clock routing PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 313 - 318
- [10] Power reduction in microprocessor chips by gated clock routing Proc Asia South Pac Des Autom Conf, (313-318):