Reduction of Noise Using Continuously Changing Variable Clock and Clock Gating for IC Chips

被引:12
|
作者
Bhowmik, Suman [1 ]
Deb, Debajit [1 ]
Pradhan, Sambhu Nath [2 ]
Bhattacharyya, Bidyut K. [3 ]
机构
[1] Natl Inst Technol Agartala, Agartala 799046, India
[2] Natl Inst Technol Agartala, Dept Elect & Commun Engn, Agartala 799046, India
[3] Natl Inst Technol Agartala, Dept Elect Engn, Agartala 799046, India
关键词
Cadence design tool; Cadence layout tool; clock gating (CG); high speed; Ld I/dt noise; phase-locked loop (PLL); power and ground noise; power delivery network (PDN); unit step voltage generation; variable clock frequency; DESIGN; LOGIC;
D O I
10.1109/TCPMT.2016.2562143
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The performance of silicon chip depends on the operating voltage of the chip. The chip should be designed using proper power and ground bond pads to minimize the power supply noise. When the chip starts working from the sleep mode, then the sudden rise in current inside the chip causes Ld I/dt noise. This noise reduces the power supply voltage, which in turn reduces the operating frequency of the chip. This makes the chip manufacturer to sell products of high-performance chips at a lower operating frequency. In order to ramp this current slowly, an innovative and fundamentally new method is implemented. In this proposed method, we have increased the operating frequency inside the chip slowly (from f(min) to f(max)) to control the current ramp and at the same time performed clock gating (CG) to minimize noise by suppressing the current drawn by the device. We have applied this concept of variable frequency together with CG in a 3-b up counter to demonstrate that one can construct a design where the clock can be modulated during its functional operation without any functional failure.
引用
收藏
页码:886 / 896
页数:11
相关论文
共 50 条
  • [1] Power Reduction by Clock Gating Technique
    Srinivasan, Nandita
    Prakash, Navamitha. S.
    Shalakha, D.
    Sivaranjani, D.
    Lakshmi, Swetha Sri G.
    Sundari, B. Bala Tripura
    SMART GRID TECHNOLOGIES (ICSGT- 2015), 2015, 21 : 631 - 635
  • [2] Power Reduction of Montgomery Multiplication Architectures Using Clock Gating
    Erra, Rachana
    Stine, James E.
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 474 - 478
  • [3] Using clock gating technique for energy reduction in portable computers
    Sulaiman, Diary Rawoof
    2008 INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION ENGINEERING, VOLS 1-3, 2008, : 839 - 842
  • [4] Deterministic clock Gating for microprocessor power reduction
    Li, H
    Bhunia, S
    Chen, Y
    Vijaykumar, TN
    Roy, K
    NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 113 - 122
  • [5] CLOCK GATING ARCHITECTURES FOR FPGA POWER REDUCTION
    Huda, Safeen
    Mallick, Muntasir
    Anderson, Jason H.
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 112 - 118
  • [6] Capture Power Reduction Using Clock Gating Aware Test Generation
    Chakravadhanula, Krishna
    Chickermane, Vivek
    Keller, Brion
    Gallagher, Patrick
    Narang, Prashant
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 101 - 109
  • [7] Clock skew reduction for stacked chips using multiple source buffers
    20162902595186
    (1) Hirosaki University, Hirosaki-City, Japan, 1600, (Institute of Electrical and Electronics Engineers Inc., United States):
  • [8] Clock Skew Reduction for Stacked Chips Using Multiple Source Buffers
    Niioka, Nanako
    Imai, Masashi
    Fukase, Masa-aki
    Miura, Yuuki
    Furumi, Kaoru
    Kurokawa, Atsushi
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 327 - 330
  • [9] Power reduction in microprocessor chips by gated clock routing
    Oh, J
    Pedram, M
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 313 - 318
  • [10] Power reduction in microprocessor chips by gated clock routing
    Univ of Southern California, Los Angeles, United States
    Proc Asia South Pac Des Autom Conf, (313-318):