Testing network-on-chip communication fabrics

被引:54
|
作者
Grecu, Cristian [1 ]
Ivanov, Andre
Saleh, Resve
Pande, Partha P.
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V6T 1Z4, Canada
[2] Washington State Univ, Sch Engn & Comp Sci, Pullman, WA 99164 USA
关键词
interconnect infrastructure; multicast test; network-on-chip (NoC); test optimization; unicast test;
D O I
10.1109/TCAD.2007.907263
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip (NoC) communication fabrics will be increasingly used in many large multicore system-on-chip designs in the near future. A relevant. challenge that arises from this trend is that the test costs associated with NoC infrastructures may account for a significant part of the total test budget. In this paper, we present a novel methodology for testing such NoC architectures. The proposed methodology offers a tradeoff between test time and on-chip self-test resources. The fault models used are specific to deep submicrometer technologies and account for crosstalk effects due to interwire coupling. The novelty of our approach lies in the progressive reuse of the NoC infrastructure to transport test data to the components under test in a recursive manner. It exploits the inherent parallelism of the data transport mechanism to reduce the test time and, implicitly, the test cost. We also describe a suitable test-scheduling approach. In this manner, the test methodology developed in this paper is able to reduce the test time significantly as compared to previously proposed solutions, offering speedup factors ranging from 2x to 34x for the NoCs considered for experimental evaluation.
引用
收藏
页码:2201 / 2214
页数:14
相关论文
共 50 条
  • [31] Contention-aware Application Mapping for Network-on-Chip Communication Architectures
    Chou, Chen-Ling
    Marculescu, Radu
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 164 - 169
  • [32] 2-l.evel FIFO architecture design for switch fabrics in network-on-chip
    Huang, Po-Tsang
    Hwang, Wei
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4863 - +
  • [33] Secure Communication Protocol for Network-on-Chip with Authenticated Encryption and Recovery Mechanism
    Haase, Julian
    Jaster, Sebastian
    Franz, Elke
    Goehringer, Diana
    2022 IEEE 33RD INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2022, : 156 - 160
  • [34] Communication-aware custom topology generation for VFI network-on-chip
    Li, Chang-Lin
    Lee, Jae Hoon
    Yang, Joon-Sung
    Han, Tae Hee
    IEICE ELECTRONICS EXPRESS, 2014, 11 (18):
  • [35] Scalability of Network-on-Chip Communication Architecture for 3-D Meshes
    Weldezion, Awet Yemane
    Grange, Matt
    Pamunuwa, Dinesh
    Lu, Zhonghai
    Jantsch, Axel
    Weerasekera, Roshan
    Tenhunen, Hannu
    2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 114 - +
  • [36] Performance impact of task-to-task communication protocol in Network-on-Chip
    Bagherzadeh, Nader
    Matsuura, Masaru
    PROCEEDINGS OF THE FIFTH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, 2008, : 1101 - +
  • [37] A Cost-Effective Scheme for Network-on-Chip Router and Interconnect Testing
    Xiang, Dong
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 207 - 212
  • [38] Formal estimation of worst-case communication latency in a Network-on-chip
    Palaniveloo, Vinitha Arakkonam
    Sowmya, Arcot
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 15 - 20
  • [39] Status Data and Communication Aspects in Dynamically Clustered Network-on-Chip Monitoring
    Rantala, Ville
    Liljeberg, Pasi
    Plosila, Juha
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2012, 2012
  • [40] PERFORMANCE IMPACT OF TASK-TO-TASK COMMUNICATION PROTOCOL IN NETWORK-ON-CHIP
    Bagherzadeh, Nader
    Matsuura, Masaru
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (02) : 283 - 294