Investigation of Hole Mobility in Gate-All-Around Si Nanowire p-MOSFETs with High-κ/Metal-Gate: Effects of Hydrogen Thermal Annealing and Nanowire Shape

被引:0
|
作者
Hashemi, Pouya [1 ]
Teherani, James T. [1 ]
Hoyt, Judy L. [1 ]
机构
[1] MIT Microsyst Technol Labs, Cambridge, MA 02139 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A detailed study of hole mobility is presented for gate-allaround Si nanowire p-MOSFETs with conformal high-kappa/MG and various high-temperature hydrogen annealing processes. Hole mobility enhancement relative to planar SOI devices and universal (100) is observed for 15 nm-diameter circular Si nanowires, due to an optimized anneal process which smoothes and reshapes the suspended nanowires. Increasing hole mobility is experimentally observed with decreasing nanowire width down to 12 nm. The measured inversion capacitance-voltage characteristics are in excellent agreement with quantum mechanical simulations. In addition, a method to extract areal inversion charge density in Si nanowires is introduced and its impact on the mobility of Si nanowires with various shapes is explored.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Orientation and Shape Effects on Ballistic Transport Properties in Gate-All-Around Rectangular Germanium Nanowire nFETs
    Mori, Seigo
    Morioka, Naoya
    Suda, Jun
    Kimoto, Tsunenobu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 944 - 950
  • [32] Study on random telegraph noise of high-idmetal-gate gate-all-around poly-Si nanowire transistors
    Chang, You-Tai
    Tsai, Yueh-Lin
    Peng, Kang-Ping
    Su, Chun-Jung
    Li, Pei-Wen
    Lin, Horng-Chih
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (59)
  • [33] Impacts of Poly-Si Nanowire Shape on Gate-All-Around Flash Memory With Hybrid Trap Layer
    Chen, Hung-Bin
    Wu, Yung-Chun
    Yang, Chao-Kan
    Chen, Lun-Chun
    Chiang, Ji-Hong
    Chang, Chun-Yen
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (10) : 1382 - 1384
  • [34] Impact of work-function variation on analog figures-of-merits for high-k/ metal-gate junctionless FinFET and gate-all-around nanowire MOSFET
    Lu, Wei-Feng
    Dai, Liang
    MICROELECTRONICS JOURNAL, 2019, 84 : 54 - 58
  • [35] Impact of high- gate dielectric and other physical parameters on the electrostatics and threshold voltage of long channel gate-all-around nanowire transistor
    Khan, Saeed Uz Zaman
    Hossain, Md. Shafayat
    Rahman, Fahim Ur
    Zaman, Rifat
    Hossen, Md. Obaidul
    Khosru, Quazi D. M.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2015, 28 (04) : 389 - 403
  • [36] Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Dual Work Function Metal Gates
    Mertens, H.
    Ritzenthaler, R.
    Chasin, A.
    Schram, T.
    Kunnen, E.
    Hikavyy, A.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Wostyn, K.
    Devriendt, K.
    Chew, S. A.
    Kim, M. S.
    Kikuchi, Y.
    Rosseel, E.
    Mannaert, G.
    Kubicek, S.
    Demuynck, S.
    Dangol, A.
    Bosman, N.
    Geypen, J.
    Carotan, P.
    Bender, H.
    Barla, K.
    Horiguchi, N.
    Mocuta, D.
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [37] TID Effects in Highly Scaled Gate-All-Around Si Nanowire CMOS Transistors Irradiated to Ultrahigh Doses
    Bonaldo, Stefano
    Gorchichko, Mariia
    Zhang, En Xia
    Ma, Teng
    Mattiazzo, Serena
    Bagatin, Marta
    Paccagnella, Alessandro
    Gerardin, Simone
    Schrimpf, Ronald D.
    Reed, Robert A.
    Linten, Dimitri
    Mitard, Jerome
    Fleetwood, Daniel M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (07) : 1444 - 1452
  • [38] Investigation on Self-Heating Effect in Gate-All-Around Silicon Nanowire MOSFETs From Top-Down Approach
    Wang, Runsheng
    Zhuge, Jing
    Huang, Ru
    Kim, Dong-Won
    Park, Donggun
    Wang, Yangyuan
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (05) : 559 - 561
  • [39] Deep Learning Algorithms for the Work Function Fluctuation of Random Nanosized Metal Grains on Gate-All-Around Silicon Nanowire MOSFETs
    Akbar, Chandni
    Li, Yiming
    Sung, Wen-Li
    IEEE ACCESS, 2021, 9 : 73467 - 73481
  • [40] Investigation on thermal stability of Si0.7Ge0.3/Si stacked multilayer for gate-all-around MOSFETS
    Cheng, Xiaohong
    Li, Yongliang
    Wang, Guilei
    Liu, Haoyan
    Zan, Ying
    Lin, Hongxiao
    Kong, Zhenzhen
    Zhong, Zhaoyang
    Li, Yan
    Wang, Hanxiang
    Xu, Gaobo
    Ma, Xueli
    Wang, Xiaolei
    Yang, Hong
    Luo, Jun
    Wang, Wenwu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (11)