A 5GS/s 8-bit ADC with Self-Calibration in 0.18 μm SiGe BiCMOS Technology

被引:0
|
作者
Wang, Dong [1 ,2 ]
Luan, Jian [1 ]
Guo, Xuan [1 ]
Zhou, Lei [1 ]
Wu, Danyu [1 ]
Liu, Huasen [1 ,2 ]
Ding, Hao [3 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
[3] Airforce Engn Univ, Grad Sch, Xian 710051, Shaanxi, Peoples R China
来源
ELECTRONICS | 2019年 / 8卷 / 02期
关键词
folding and interpolating; time-interleaved; analog-to-digital converter; SiGe BiCMOS; self-calibration; INTERLEAVED SAR ADC; TO-DIGITAL CONVERTER; FLASH ADC; TRANSCEIVER; SPEED; CMOS;
D O I
10.3390/electronics8020253
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 5 GS/s 8-bit analog-to-digital converter (ADC) implemented in 0.18 m SiGe BiCMOS technology has been demonstrated. The proposed ADC is based on two-channel time-interleaved architecture, and each sub-ADC employs a two-stage cascaded folding and interpolating topology of radix-4. An open loop track-and-hold amplifier with enhanced linearity is designed to meet the dynamic performance requirement. The on-chip self-calibration technique is introduced to compensate the interleaving mismatches between two sub-ADCs. Measurement results show that the spurious free dynamic range (SFDR) stays above 44.8 dB with a peak of 53.52 dB, and the effective number of bits (ENOB) is greater than 5.8 bit with a maximum of 6.97 bit up to 2.5 GS/s. The ADC exhibits a differential nonlinearity (DNL) of -0.31/+0.23 LSB (least significant bit) and an integral nonlinearity (INL) of -0.68/+0.68 LSB, respectively. The chip occupies an area of 3.9 x 3.6 mm(2), consumes a total power of 2.8 W, and achieves a figure of merit (FoM) of 10 pJ/conversion step.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] A 10-GS/s 8-bit SiGe ADC with Isolated 4x4 Analog Input Multiplexer
    Wu, Danyu
    Zhou, Lei
    Liu, Huasen
    Huang, Yinkun
    Luan, Jian
    Guo, Xuan
    Wu, Jin
    Liu, Xinyu
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [42] Design of a 2-GS/s 8-b self-calibrating ADC in 0.18μm CMOS technology
    Azzolini, C
    Boni, A
    Facen, A
    Parenti, M
    Vecchi, D
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1386 - 1389
  • [43] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    He Wenwei
    Meng Qiao
    Zhang Yi
    Tang Kai
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (08)
  • [44] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, 35 (08) : 144 - 148
  • [45] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, (08) : 144 - 148
  • [46] An 8-Bit 4-GS/s 120-mW CMOS ADC
    Wei, Hegong
    Zhang, Peng
    Sahoo, Bibhu Datta
    Razavi, Behzad
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [47] Self timed High speed 8-bit SAR ADC in 0.35μm
    Raj, Ganesh
    Gupta, Ankur
    Gupta, Anu
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [48] A 1-V 5-bit 0.5 GS/s time-based flash ADC in 0.18 µm CMOS technology
    Seyed Hamid Fani
    Ehsan Rahiminejad
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 467 - 473
  • [49] A 1-V 5-bit 0.5 GS/s time-based flash ADC in 0.18 μm CMOS technology
    Fani, Seyed Hamid
    Rahiminejad, Ehsan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (03) : 467 - 473
  • [50] An 8-bit 2.8 GS/s Flash ADC with Time-based Offset Calibration and Interpolation in 65 nm CMOS
    Yang, Xi
    Bae, Seung-Jun
    Lee, Hae-Seung
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 305 - 308