A 5GS/s 8-bit ADC with Self-Calibration in 0.18 μm SiGe BiCMOS Technology

被引:0
|
作者
Wang, Dong [1 ,2 ]
Luan, Jian [1 ]
Guo, Xuan [1 ]
Zhou, Lei [1 ]
Wu, Danyu [1 ]
Liu, Huasen [1 ,2 ]
Ding, Hao [3 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
[3] Airforce Engn Univ, Grad Sch, Xian 710051, Shaanxi, Peoples R China
来源
ELECTRONICS | 2019年 / 8卷 / 02期
关键词
folding and interpolating; time-interleaved; analog-to-digital converter; SiGe BiCMOS; self-calibration; INTERLEAVED SAR ADC; TO-DIGITAL CONVERTER; FLASH ADC; TRANSCEIVER; SPEED; CMOS;
D O I
10.3390/electronics8020253
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 5 GS/s 8-bit analog-to-digital converter (ADC) implemented in 0.18 m SiGe BiCMOS technology has been demonstrated. The proposed ADC is based on two-channel time-interleaved architecture, and each sub-ADC employs a two-stage cascaded folding and interpolating topology of radix-4. An open loop track-and-hold amplifier with enhanced linearity is designed to meet the dynamic performance requirement. The on-chip self-calibration technique is introduced to compensate the interleaving mismatches between two sub-ADCs. Measurement results show that the spurious free dynamic range (SFDR) stays above 44.8 dB with a peak of 53.52 dB, and the effective number of bits (ENOB) is greater than 5.8 bit with a maximum of 6.97 bit up to 2.5 GS/s. The ADC exhibits a differential nonlinearity (DNL) of -0.31/+0.23 LSB (least significant bit) and an integral nonlinearity (INL) of -0.68/+0.68 LSB, respectively. The chip occupies an area of 3.9 x 3.6 mm(2), consumes a total power of 2.8 W, and achieves a figure of merit (FoM) of 10 pJ/conversion step.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] An 8-bit 1.25GS/s CMOS IF-sampling ADC with background calibration for dynamic distortion
    1600, Institute of Electrical and Electronics Engineers Inc., United States
  • [32] Resolution-Related Design Considerations for a 120-GS/s 8-bit 2:1 Analog Multiplexer in SiGe-BiCMOS Technology
    Collisi, Michael
    Moeller, Michael
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (09) : 2624 - 2634
  • [33] An 8-bit 1.25GS/s CMOS IF-Sampling ADC with Background Calibration for Dynamic Distortion
    Chen, Si
    Murmann, Boris
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 69 - 72
  • [34] An 8-bit 1.5GS/s Subranging ADC with Level-Shift Operation and Calibration Techniques
    Yang, Chung-Ming
    Kuo, Tai-Haur
    2020 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2020), 2021, : 232 - 235
  • [35] A 35 GS/s 5-Bit SiGe BiCMOS Flash ADC with Offset Corrected Exclusive-Or Comparator
    Kertis, R. A.
    Humble, J. S.
    Daun-Lindberg, M. A.
    Philpott, R. A.
    Fritz, K. A.
    Schwab, D. J.
    Prairie, J. F.
    Gilbert, B. K.
    Daniel, E. S.
    PROCEEDINGS OF THE 2008 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2008, : 252 - 255
  • [36] A 13bit 5GS/s ADC with time-interleaved chopping calibration in 16nm FinFET
    Vaz, Bruno
    Verbruggen, Bob
    Erdmann, Christophe
    Collins, Diarmuid
    Mcgrath, John
    Boumaalif, Ali
    Cullen, Edward
    Walsh, Darragh
    Morgado, Alonso
    Mesadri, Conrado
    Long, Brian
    Pathepuram, Rajitha
    De La Torre, Ronnie
    Manlapat, Alvin
    Karyotis, Georgios
    Tsaliagos, Dimitris
    Lynch, Patrick
    Lim, Peng
    Breathnach, Daire
    Farley, Brendan
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 99 - 100
  • [37] An 8-bit 10 kS/s 0.18 μm CMOS SAR ADC for RFID applications with sensing capabilities
    Marjonen, J.
    Pesonen, N.
    Vermesan, O.
    Aberg, M.
    Oja, A.
    Rustad, H.
    Rusu, C.
    Enoksson, P.
    2007 NORCHIP, 2007, : 100 - +
  • [38] An 8-bit 300MS/s switched-current pipeline ADC in 0.18 μm CMOS
    Sedighi, Behnam
    Bakhtiar, Mehrdad Sharif
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1481 - 1484
  • [39] A 2.4 GS/s Time Interleaved ADC With 76 dB SFDR in 0.18 μm BiCMOS
    Sun, Jie
    Wu, Jianhui
    PROCEEDINGS OF 2018 3RD INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION SYSTEMS (ICCCS), 2018, : 382 - 386
  • [40] A 2.6 GS/s 8-Bit Time-Interleaved SAR ADC in 55 nm CMOS Technology
    Wang, Dong
    Zhu, Xiaoge
    Guo, Xuan
    Luan, Jian
    Zhou, Lei
    Wu, Danyu
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (03):