An Efficient VLSI Architecture for a Serial Divider

被引:0
|
作者
Mishra, Ruby [1 ]
机构
[1] KIIT Univ, Sch Elect, Bhubaneswar, Orissa, India
关键词
Restoring; Non-restoring; Serial divider; SRT division; Digit recurrence;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Processors play a very crucial role in every digital systems. The major blocks include the arithmetic logic units where arithmetic divider modules are frequently required for digital signal and image processing applications. SOC designers have to focus on the design of these dividers to increase the performance, accuracy and functionality of the processors. The division operation completes after several clock cycles which is more as compared to other modules in the arithmetic logic unit. This paper describes the architecture of an arithmetic serial divider. The divider circuit is designed using an adder/subtractor cell and non-restoring algorithm is used to the evaluate the result. CADENCE 90nm technology library is used for designing the architecture of the divider module.
引用
收藏
页码:482 / 486
页数:5
相关论文
共 50 条
  • [1] Energy efficient VLSI architecture of real-valued serial pipelined FFT
    Hazarika, Jinti
    Khan, Mohd. Tasleem
    Ahamed, Shaik Rafi
    Nemade, Harshal B.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (06): : 461 - 469
  • [2] A NEW DIGIT-SERIAL DIVIDER ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (01) : 133 - 140
  • [3] VLSI architecture for digital-recurrence algorithms on divider
    Yang, JL
    Choy, CS
    Chan, CF
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 403 - 406
  • [4] Novel Binary divider architecture for high speed VLSI applications
    Senapati, Ratiranjan
    Bhoi, Bandan Kumar
    Pradhan, Manoranjan
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 675 - 679
  • [5] A novel VLSI iterative divider architecture for fast quotient generation
    Juang, Tso-Bing
    Chen, Sheng-Hung
    Li, Shin-Mao
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3358 - +
  • [6] Area-efficient and High-speed Binary Divider Architecture for Bit-Serial Interfaces
    Park, Yunho
    Kwon, Jonghyuk
    Lee, Youngjoo
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 303 - 304
  • [7] A serial input VLSI systolic architecture for a clustering analyser
    Lai, MF
    Hsieh, CH
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (03) : 269 - 284
  • [8] Vlsi design of digit-serial FPGA architecture
    Lee, HH
    Sobelman, GE
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (01) : 17 - 52
  • [9] Pipelined area-efficient digit serial divider
    Bashagha, AE
    SIGNAL PROCESSING, 2003, 83 (09) : 2011 - 2020
  • [10] Efficient VLSI Architecture for Video Transcoding
    Huang, Jian
    Lee, Jooheung
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1462 - 1470