Finite Element Modeling of C4 Cracking in a Large Die Large Laminate Coreless Flip Chip Package

被引:0
|
作者
Li, Shidong [1 ]
Sinha, Tuhin [1 ]
Wassick, Thomas [1 ]
Lombardi, Thomas [1 ]
Reynolds, Charles [1 ]
Quinlan, Brian [1 ]
Iruvanti, Sushumna [1 ]
机构
[1] IBM Corp, IBM Syst, Hopewell Jct, NY 12533 USA
关键词
Coreless; large die large laminate; C4; fatigue; thermal cycling; thermomechanical modeling; TECHNOLOGY;
D O I
10.1109/ECTC.2016.214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
BGA substrates made of organic materials are now industry standard as they provide significant advantages over the ceramic dielectric-based predecessors in manufacturing cost and electrical performance. A typical organic laminate structure consists of one or more layers of build-up and copper on each side of a copper clad core. In recent years, the industry has also introduced the concept of organic build up laminate without a core layer, more commonly known as coreless laminates, to overcome the disadvantages of the plated through holes (PTH) in the core structures, which specifically drive restrictions in wiring capability and retard signal transmission speed. Although coreless laminates offer better opportunity for low cost and high speed transmission package designs, they are usually associated with high thermal warpage due to the lack of reinforcement provided by a rigid core layer. This becomes particularly challenging in large body size substrates. Furthermore, the composite coefficient of thermal expansion (CTE) of a coreless laminate is significantly higher than cored alternatives, which leads to higher chip package interaction (CPI) stresses. This paper focuses on the reliability issues of C4 bump cracking in a large die large laminate (LDLL) coreless flip chip package. C4 solder bumps are subjected to shear strains and fatigue degradation during thermal cycling and power cycling in field operation. Such shear strain is normally proportional to the DNP (distance from neutral point). Therefore solder fatigue often occurs at the corner C4's first. To further increase the reliability concern, the composite CTE's of coreless organic laminates are higher than cored laminates, which impose additional shear strain to the C4 interconnect bumps. Two coreless flip chip packages, with pad defined C4 bumps and solder mask opening defined C4 bumps, will be examined in this paper. Comparison of fail counts after 1000 cycles of deep thermal cycling (DTC) reveals that pad defined C4 bumps are more robust than solder mask opening defined C4's. Failure analysis of the cracked C4 bumps will be illustrated. The thermal-mechanical modeling methodology will be outlined and verification of simulations with experimental results will be presented. Parametric studies on the effect of C4 bump geometry, laminate material properties and other form factors on C4 fatigue will be discussed. A predictive model for C4 solder joint fatigue in coreless flip chip packages will be proposed.
引用
收藏
页码:271 / 276
页数:6
相关论文
共 28 条
  • [21] Bump non-wet issue in large-die flip chip package with eutectic Sn/Pb solder bump and SOP substrate pad
    Xiong, ZP
    Sze, HP
    Chua, KH
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 438 - 443
  • [22] Chip package interaction evaluation for a high performance 65nm and 45nm CMOS Technology in a stacked die package with C4 and wirebond interconnections
    Muzzy, Christopher
    Danovitch, David
    Gagnon, Hugues
    Hannon, Robert
    Kinser, Emily
    McLaughlin, Paul V.
    Mongeau, Guy
    Quintal, Jean-Guy
    Sylvestre, Jocelyn
    Turcotte, Eric
    Wright, Judith
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1472 - 1475
  • [23] Second-Level Interconnects Reliability for Large-die Flip Chip Lead-Free BGA Package in Power Cycling and Thermal Cycling Tests
    Lin, Larry
    Tsai, Yu-Ling
    Chou, Tulip
    Su, Ray
    Lu, Gary
    Wu, Max K. C.
    Pan, H. Y.
    Pu, H. P.
    Hsieh, Roger
    Wu, Kenneth
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 921 - 926
  • [24] Mechanically Compliant Lead-Free Solder Metallurgy: The Key Element in Enabling Extreme Low-k Large-Die Flip Chip Devices
    Pang, Mengzhi
    Kaufmann, Matt
    Sze, Henry
    Sharifi, Reza
    Tan, Keith
    Neo, Chong Wei
    Ramakrishna, Ram
    Karikalan, Sam
    Khan, Reza
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 597 - 602
  • [25] Design, Assembly and Reliability of Large Die (21 x 21 mm2) and Fine-pitch (150μm) Cu/Low-K Flip Chip Package
    Ong, Yue Ying
    Vaidyanathan, Kripesh
    Ho, Soon Wee
    Sekhar, Vasarla Nagendra
    Jong, Ming Ching
    Wai, Leon Ching
    Rao, Vempati Srinivasa
    Sheng, Vincent Lee Wen
    Ong, Jimmy
    Ong, Xuefen
    Zhang, Xiaowu
    Seung, Yoon Uk
    Lau, John
    Lim, Yeow Kheng
    Yeo, David
    Chan, Kai Chong
    Zhang Yanfeng
    Tan, Juan Boon
    Sohn, Dong Kyun
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 613 - +
  • [26] A layered finite element method for high-frequency modeling of large-scale three-dimensional on-chip interconnect structures
    Jiao, Dan
    Chakravaty, Sourav
    Dai, Changhong
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2006, : 313 - +
  • [27] A Unified Finite-Element Solution From Zero Frequency to Microwave Frequencies for Full-Wave Modeling of Large-Scale Three-Dimensional On-Chip Interconnect Structures
    Zhu, Jianfang
    Jiao, Dan
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (04): : 873 - 881
  • [28] A Unified Finite-Element Solution from Zero Frequency to Microwave Frequencies for Full-Wave Modeling of Large-Scale Three-Dimensional On-Chip Interconnect Structures
    Zhu, Jianfang
    Jiao, Dan
    2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 17 - 20