共 28 条
- [21] Bump non-wet issue in large-die flip chip package with eutectic Sn/Pb solder bump and SOP substrate pad 6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 438 - 443
- [22] Chip package interaction evaluation for a high performance 65nm and 45nm CMOS Technology in a stacked die package with C4 and wirebond interconnections 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1472 - 1475
- [23] Second-Level Interconnects Reliability for Large-die Flip Chip Lead-Free BGA Package in Power Cycling and Thermal Cycling Tests 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 921 - 926
- [24] Mechanically Compliant Lead-Free Solder Metallurgy: The Key Element in Enabling Extreme Low-k Large-Die Flip Chip Devices 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 597 - 602
- [25] Design, Assembly and Reliability of Large Die (21 x 21 mm2) and Fine-pitch (150μm) Cu/Low-K Flip Chip Package EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 613 - +
- [26] A layered finite element method for high-frequency modeling of large-scale three-dimensional on-chip interconnect structures ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2006, : 313 - +
- [27] A Unified Finite-Element Solution From Zero Frequency to Microwave Frequencies for Full-Wave Modeling of Large-Scale Three-Dimensional On-Chip Interconnect Structures IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (04): : 873 - 881
- [28] A Unified Finite-Element Solution from Zero Frequency to Microwave Frequencies for Full-Wave Modeling of Large-Scale Three-Dimensional On-Chip Interconnect Structures 2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 17 - 20