Fault characterisation and testability issues of complementary pass transistor logic circuits

被引:0
|
作者
Faisal, M [1 ]
Hasib, A
Rashid, ABMH
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
[2] Bangladesh Univ Engn & Technol, Inst Informat & Commun Technol, Dhaka 1000, Bangladesh
来源
关键词
D O I
10.1049/ip-cds:20041113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testability of basic and complex logic gates employing complementary pass transistor logic (CPL) circuits under various single stuck faults has been investigated. Results show that all stuck-on faults, bridging faults and more than 90% of stuck-at faults in basic CPL gates are detectable only by current monitoring, generally known as I-DDQ testing. It is also shown that all stuck-open faults in the basic CPL gates are detectable only by logic monitoring using an appropriate two-pattem test. Testability analysis of a CPL full-adder under a single stuck-on fault condition shows that stuck-on faults on all MOS transistors of the SUM logic and the CARRY logic circuit can be detected by signal source current monitoring with appropriate test vectors. Similarly, stuck-at faults on all MOS transistors of the full-adder can be detected by current monitoring only, and stuck-open faults on all MOS transistors of the full-adder can be detected by an appropriate two-pattern test. It is concluded that signal source current monitoring (I-DDQ testing) is the best method for fault detection in CPL circuits, and gives more than 94% fault coverage of stuck-at, stuck-on and bridging faults; and logic monitoring gives 100% fault coverage of stuckopen faults.
引用
收藏
页码:215 / 222
页数:8
相关论文
共 50 条
  • [21] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13
  • [22] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    LIAO Kai
    CUI XiaoXin
    LIAO Nan
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    Science China(Information Sciences), 2014, 57 (04) : 273 - 285
  • [23] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Kai Liao
    XiaoXin Cui
    Nan Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    Science China Information Sciences, 2014, 57 : 1 - 13
  • [24] Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (09) : 2295 - 2303
  • [25] Design of submicrometer CMOS differential pass-transistor logic circuits
    Pasternak, John H.
    Salama, C.Andre T.
    IEEE Journal of Solid-State Circuits, 1991, 26 (09): : 1249 - 1258
  • [26] SIMULATING PASS TRANSISTOR CIRCUITS USING LOGIC SIMULATION MACHINES.
    Barzilai, Z.
    Silberman, G.M.
    Tang, D.T.
    Woo, L.S.
    IBM technical disclosure bulletin, 1984, 26 (11): : 6156 - 6158
  • [27] FAULT CHARACTERIZATION, TESTING CONSIDERATIONS, AND DESIGN FOR TESTABILITY OF BICMOS LOGIC-CIRCUITS
    SALAMA, AE
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (06) : 944 - 947
  • [28] DIFFERENTIAL BICMOS LOGIC-CIRCUITS - FAULT CHARACTERIZATION AND DESIGN-FOR-TESTABILITY
    HESSABI, S
    OSMAN, MY
    ELMASRY, MI
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (03) : 437 - 445
  • [29] SWITCHING RESPONSE OF COMPLEMENTARY-SYMMETRY MOS TRANSISTOR LOGIC CIRCUITS
    BURNS, JR
    RCA REVIEW, 1964, 25 (04): : 627 - 661
  • [30] The Research into Fault-Tolerant Design Usign Pass Transistor Logic
    Kamenskih, Anton N.
    PROCEEDINGS OF THE 2019 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2019, : 94 - 97