Hydra: An Accelerator for Real-Time Edge-Aware Permeability Filtering in 65nm CMOS

被引:0
|
作者
Eggimann, M. [1 ]
Gloor, C. [1 ]
Scheidegger, F. [1 ]
Cavigelli, L. [1 ]
Schaffner, M. [1 ]
Smolic, A. [2 ]
Benini, L. [1 ]
机构
[1] Swiss Fed Inst Technol, Integrated Syst Lab IIS, Zurich, Switzerland
[2] Trinity Coll Dublin, Dublin, Ireland
关键词
IMAGE;
D O I
10.1109/ISCAS.2018.8351051
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many modern video processing pipelines rely on edge-aware (EA) filtering methods. However, recent high-quality methods are challenging to run in real-time on embedded hardware due to their computational load. To this end, we propose an area-efficient and real-time capable hardware implementation of a high quality EA method. In particular, we focus on the recently proposed permeability filter (PF) that delivers promising quality and performance in the domains of high dynamic range (HDR) tone mapping, disparity and optical flow estimation. We present an efficient hardware accelerator that implements a tiled variant of the PF with low on-chip memory requirements and a significantly reduced external memory bandwidth (6.4 x w.r.t. the non-tiled PF). The design has been taped out in 65nm CMOS technology, is able to filter 720p grayscale video at 24:8 Hz and achieves a high compute density of 6:7GFLOPS=mm(2) (12 x higher than embedded GPUs when scaled to the same technology node). The low area and bandwidth requirements make the accelerator highly suitable for integration into systems-on-chip (SoCs) where silicon area budget is constrained and external memory is typically a heavily contended resource.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A 1.06 μW Smart ECG Processor in 65 nm CMOS for Real-Time Biometric Authentication and Personal Cardiac Monitoring
    Yin, Shihui
    Kim, Minkyu
    Kadetotad, Deepak
    Liu, Yang
    Bae, Chisung
    Kim, Sang Joon
    Cao, Yu
    Seo, Jae-sun
    [J]. 2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C102 - C103
  • [32] A Frequency-Defined Vernier Digital-to-Time Converter for Impulse Radar Systems in 65nm CMOS
    Kao, Yu-Hsien
    Lai, Chang-Ming
    Wu, Jen-Ming
    Huang, Po-Chiun
    Hsieh, Ping-Hsuan
    Chu, Ta-Shun
    [J]. 2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 474 - +
  • [33] Extra Bit Generation for High-Speed Time-Based Flash ADCs in 65nm CMOS
    Nasrollahpour, Mehdi
    Hamedi-Hagh, Sotoudeh
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [34] A 65nm CMOS DCXO System for Generating 38.4MHz and a Real Time Clock from a Single Crystal in 0.09mm2
    Griffith, Danielle
    Duelger, Fikret
    Feygin, Gennady
    Mohieldin, Ahmed Nader
    Vallur, Prasanth
    [J]. 2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 321 - 324
  • [35] A Method for Real-time Edge Extraction Using Hordware of DOG Filtering
    Serikawa, S.
    Shimomura, T.
    [J]. Denki Gakkai Ronbunshi. C, Erekutoronikusu Joho Kogaku, Shisutemu, 1995, 115 (03):
  • [36] A 2.4GHz Mixed-Signal Polar Power Amplifier with Low-Power Integrated Filtering in 65nm CMOS
    Chowdhury, Debopriyo
    Ye, Lu
    Alon, Elad
    Niknejad, Ali M.
    [J]. IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [37] REAL-TIME EDGE ENHANCEMENT USING KNSBN AT 633-NM
    WU, XG
    SHAO, ZS
    CHEN, HC
    SONG, YY
    SUN, DL
    [J]. CHINESE PHYSICS LETTERS, 1991, 8 (04) : 184 - 186
  • [38] Time Interleaved C-2C SAR ADC with Background Timing Skew Calibration in 65nm CMOS
    Wang, Luke
    Wang, Qiwei
    Carusone, Anthony Chan
    [J]. PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 207 - 210
  • [39] An 11b 3.6GS/s Time-Interleaved SAR ADC in 65nm CMOS
    Janssen, Erwin
    Doris, Kostas
    Zanikopoulos, Athon
    Murroni, Alessandro
    van der Weide, Gerard
    Lin, Yu
    Alvado, Ludo
    Darthenay, Frederic
    Fregeais, Yannick
    [J]. 2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 464 - U665
  • [40] An 11mW Continuous Time Delta-Sigma Modulator with 20 MHz Bandwidth in 65nm CMOS
    Liu, Xiaodong
    Andersson, Mattias
    Anderson, Martin
    Sundstrom, Lars
    Andreani, Pietro
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2337 - 2340