Hydra: An Accelerator for Real-Time Edge-Aware Permeability Filtering in 65nm CMOS

被引:0
|
作者
Eggimann, M. [1 ]
Gloor, C. [1 ]
Scheidegger, F. [1 ]
Cavigelli, L. [1 ]
Schaffner, M. [1 ]
Smolic, A. [2 ]
Benini, L. [1 ]
机构
[1] Swiss Fed Inst Technol, Integrated Syst Lab IIS, Zurich, Switzerland
[2] Trinity Coll Dublin, Dublin, Ireland
关键词
IMAGE;
D O I
10.1109/ISCAS.2018.8351051
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many modern video processing pipelines rely on edge-aware (EA) filtering methods. However, recent high-quality methods are challenging to run in real-time on embedded hardware due to their computational load. To this end, we propose an area-efficient and real-time capable hardware implementation of a high quality EA method. In particular, we focus on the recently proposed permeability filter (PF) that delivers promising quality and performance in the domains of high dynamic range (HDR) tone mapping, disparity and optical flow estimation. We present an efficient hardware accelerator that implements a tiled variant of the PF with low on-chip memory requirements and a significantly reduced external memory bandwidth (6.4 x w.r.t. the non-tiled PF). The design has been taped out in 65nm CMOS technology, is able to filter 720p grayscale video at 24:8 Hz and achieves a high compute density of 6:7GFLOPS=mm(2) (12 x higher than embedded GPUs when scaled to the same technology node). The low area and bandwidth requirements make the accelerator highly suitable for integration into systems-on-chip (SoCs) where silicon area budget is constrained and external memory is typically a heavily contended resource.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] Toward a priori noise characterization for real-time edge-aware denoising in fluoroscopic devices
    Andreozzi, Emilio
    Fratini, Antonio
    Esposito, Daniele
    Cesarelli, Mario
    Bifulco, Paolo
    [J]. BIOMEDICAL ENGINEERING ONLINE, 2021, 20 (01)
  • [12] Linear time manageable edge-aware filtering on complementary tree structures
    Bu, Penghui
    Wang, Hang
    Yang, Tao
    Zhao, Hong
    [J]. COMPUTERS & GRAPHICS-UK, 2024, 118 : 133 - 145
  • [13] A Quad-Band GSM/GPRS/EDGE SoC in 65nm CMOS
    Darabi, H.
    Chang, P.
    Jensen, H.
    Zolfaghari, A.
    Leete, J.
    Mohammadi, B.
    Chiu, J.
    Li, T.
    Chen, X.
    Zhou, Z.
    Vadipour, M.
    Chen, C.
    Chang, Y.
    Mirzaei, A.
    Yazdi, A.
    Nariman, M.
    Hadji, A.
    Lettieri, P.
    Chang, E.
    Zhao, B.
    Juan, K.
    Suri, P.
    Guan, C.
    Serrano, L.
    Leung, J.
    Shin, J.
    Kim, J.
    Tran, H.
    Kilcoyne, P.
    Vinh, H.
    Raith, E.
    Koscal, M.
    Hukkoo, A.
    Hayek, C.
    Rakhshani, V.
    Wilcoxson, C.
    Rofougaran, M.
    Rofougaran, A.
    [J]. 2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 89 - 90
  • [14] Altitude and Underground Real-Time SER Characterization of CMOS 65 nm SRAM
    Autran, J. L.
    Roche, P.
    Sauze, S.
    Gasiot, G.
    Munteanu, D.
    Loaiza, P.
    Zampaolo, M.
    Borel, J.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (04) : 2258 - 2266
  • [15] A Real-Time 17-Scale Object Detection Accelerator With Adaptive 2000-Stage Classification in 65 nm CMOS
    Kim, Minkyu
    Mohanty, Abinash
    Kadetotad, Deepak
    Wei, Luning
    He, Xiaofei
    Cao, Yu
    Seo, Jae-Sun
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (10) : 3843 - 3853
  • [16] Crosstalk-Aware PWM-Based On-Chip Global Signaling in 65nm CMOS
    Seo, Jae-sun
    Sylvester, Dennis
    Blaauw, David
    [J]. 2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 88 - 89
  • [17] A 65nm CMOS EDGE/UMTS/WLAN Tri-Mode Four-Channel Time-Interleaved ΣΔ ADC
    Fakhoury, Hussein
    Jabbour, Chadi
    Khushk, Hasham
    Van-Tam-Nguyen
    Loumeau, Patrick
    [J]. 2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 308 - 311
  • [18] Laika: A 5uW programmable LSTM accelerator for always-on keyword spotting in 65nm CMOS
    Giraldo, J. S. P.
    Verhelst, Marian
    [J]. ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 166 - 169
  • [19] A 65nm CMOS Quad-Band SAW-Less Receiver for GSM/GPRS/EDGE
    Mirzaie, A.
    Yazdi, A.
    Zhou, Z.
    Chang, E.
    Suri, P.
    Darabi, H.
    [J]. 2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 179 - 180
  • [20] Accelerator-Aware Task Synchronization for Real-Time Systems
    Wu, Yu-Chen
    Chang, Che-Wei
    Kuo, Tei-Wei
    Shih, Chi-Sheng
    [J]. 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON OBJECT/COMPONENT/SERVICE-ORIENTED REAL-TIME DISTRIBUTED COMPUTING (ISORC), 2014, : 206 - 212