A 10-bit 40MS/s low power SHA-less pipelined ADC for System-On-Chip Digital TV Application

被引:0
|
作者
Shylu, D. S. [1 ]
Moni, D. Jackuline [2 ]
Pearlin, T. Renita [2 ]
机构
[1] Karunya Univ, Elect & Commun Engn, IEEE, Coimbatore, Tamil Nadu, India
[2] Karunya Univ, Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Pipelined ADC; Merged Capacitor Sharing(MCS); Op-amp Sharing; Low power; Miller op-amp; SWITCHED-OPAMP; 2.5-V;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined analog to digital converter which is suitable for low power applications incorporating merged capacitor sharing (MCS) technique is presented. The resolution of the pipelined ADC is improved by sharing an op-amp between two pipelined stages and removing the front end Sample-and-Hold amplifier (SHA). The proposed technique reduces the aperture error due to the absence of SHA and op-amp sharing. The proposed ADC is implemented in 0.18 mu m CMOS technology which occupies a die area of 1.3 mm(2). The differential and integral non-linearity of the pipelined ADC is +0.32/-0.32LSB and +0.67/-0.67LSB respectively. The ADC achieves an SNDR of 55.67dB and exhibits an FOM of 0.49 pJ/conversion-step while drawing 9.77mW from a 1.8V power supply.
引用
收藏
页码:309 / 313
页数:5
相关论文
共 50 条
  • [41] A 10-bit, 40-MS/s, 1.21 mW Pipelined SAR ADC Using Single-Ended 1.5-bit/cycle Conversion Technique
    Furuta, Masanori
    Nozawa, Mai
    Itakura, Tetsuro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (06) : 1360 - 1370
  • [42] A 10-BIT 800MS/S LOW POWER TIME-INTERLEAVED SAR ADC WITH BACKGROUND CALIBRATION
    Pu, Jie
    Xu, Daiguo
    Wang, Yuxin
    Zhang, Ruitao
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1470 - 1472
  • [43] Low Power 10-BIT 8MS/s Asynchronous SAR ADC with Wake-up and Sample Logic for BLE Application
    Verma, Deeksha
    Shehzad, Khuram
    Kim, Sung Jin
    Lee, Kang-Yoon
    2020 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2020,
  • [44] The design of a 1.5V, 10-bit, 10Msamples/s low power pipelined analog-to-digital converter
    Chiang, JS
    Chiang, MD
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 443 - 446
  • [45] A Novel Architecture for 10-bit 40MSPS Low Power Pipelined ADC Using a Simultaneous Capacitor and Op-amp Sharing Technique
    Sam, D. S. Shylu
    Moni, D. Jackuline
    Paul, P. Sam
    Nirmal, D.
    SILICON, 2022, 14 (09) : 4839 - 4847
  • [46] A Novel Architecture for 10-bit 40MSPS Low Power Pipelined ADC Using a Simultaneous Capacitor and Op-amp Sharing Technique
    D.S.Shylu Sam
    D. Jackuline Moni
    P. Sam Paul
    D. Nirmal
    Silicon, 2022, 14 : 4839 - 4847
  • [47] Design of a low power 10-bit 12MS/s asynchronous SAR ADC in 65nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [48] A low-power 10-bit 250 MS/s dual-channel pipeline ADC in 0.18 μm CMOS
    Fan, Q.
    Chen, J.
    Wen, X.
    Feng, Y.
    Tang, Y.
    Zuo, Z.
    Gong, D.
    Liu, T.
    Ye, J.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [49] A low-voltage 3 mW 10-bit 4MS/s pipeline ADC in digital CMOS for sensor interfacing
    Vaz, B
    Goes, J
    Moto, R
    Neto, J
    Monteiro, R
    Paulino, N
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4074 - 4077
  • [50] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Arthur Lombardi Campos
    João Navarro
    Maximiliam Luppe
    Eduardo Rodrigues de Lima
    Analog Integrated Circuits and Signal Processing, 2021, 106 : 321 - 337