A 10-bit 40MS/s low power SHA-less pipelined ADC for System-On-Chip Digital TV Application

被引:0
|
作者
Shylu, D. S. [1 ]
Moni, D. Jackuline [2 ]
Pearlin, T. Renita [2 ]
机构
[1] Karunya Univ, Elect & Commun Engn, IEEE, Coimbatore, Tamil Nadu, India
[2] Karunya Univ, Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Pipelined ADC; Merged Capacitor Sharing(MCS); Op-amp Sharing; Low power; Miller op-amp; SWITCHED-OPAMP; 2.5-V;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined analog to digital converter which is suitable for low power applications incorporating merged capacitor sharing (MCS) technique is presented. The resolution of the pipelined ADC is improved by sharing an op-amp between two pipelined stages and removing the front end Sample-and-Hold amplifier (SHA). The proposed technique reduces the aperture error due to the absence of SHA and op-amp sharing. The proposed ADC is implemented in 0.18 mu m CMOS technology which occupies a die area of 1.3 mm(2). The differential and integral non-linearity of the pipelined ADC is +0.32/-0.32LSB and +0.67/-0.67LSB respectively. The ADC achieves an SNDR of 55.67dB and exhibits an FOM of 0.49 pJ/conversion-step while drawing 9.77mW from a 1.8V power supply.
引用
收藏
页码:309 / 313
页数:5
相关论文
共 50 条
  • [31] Design of a 10-bit 1 MS/s pipelined SAR ADC for CZT-based imaging system
    Xue, F.
    Wei, X.
    Gao, W.
    Hu, Y.
    MICROELECTRONICS JOURNAL, 2017, 59 : 59 - 68
  • [32] IC design of 2Ms/s 10-bit SAR ADC with low power
    Jun, Cai
    Feng, Ran
    Mei-Hua, Xu
    HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 418 - +
  • [33] A Design of Low-Power 10-bit 1-MS/s Asynchronous SAR ADC for DSRC Application
    Verma, Deeksha
    Shehzad, Khuram
    Khan, Danial
    Kim, Sung Jin
    Pu, Young Gun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    ELECTRONICS, 2020, 9 (07) : 1 - 11
  • [34] A 1.8V, 10-bit, 40MS/s MOSFET-Only pipeline analog-to-digital converter
    Charkhkar, Hamid
    Asadi, Alireza
    Lotfi, Reza
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5363 - +
  • [35] A Study of a10-bit 50MS/s Low Voltage Low Power Pipelined ADC
    Zhang, Cuncai
    Wang, Hui
    Cheng, Yuhua
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1972 - 1975
  • [36] A 10-bit 16-MS/s Ultra Low Power SAR ADC for IoT Applications
    Yan, Na
    Kang, Cheng
    Mu, Geng
    Chen, Sizheng
    Wang, Maodong
    Min, Hao
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 759 - 761
  • [37] A power-efficient 10-bit 40-MS/s sub-sampling pipelined CMOS analog-to-digital converter
    Shu, Guanghua
    Guo, Yao
    Ren, Junyan
    Fan, Mingjun
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (01) : 95 - 102
  • [38] A power-efficient 10-bit 40-MS/s sub-sampling pipelined CMOS analog-to-digital converter
    Guanghua Shu
    Yao Guo
    Junyan Ren
    Mingjun Fan
    Fan Ye
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 95 - 102
  • [39] A 10-MS/s-to-100-kS/s Power-Scalable Fully Differential CBSC 10-Bit Pipelined ADC With Adaptive Biasing
    Huang, Mu-Chen
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (01) : 11 - 15
  • [40] A 1.8-V 22-mW 10-bit 30-MS/s pipelined CMOS ADC for low-power subsampling applications
    Li, Jian
    Zeng, Xlaoyang
    Xie, Lei
    Chen, Jun
    Zhang, JianyLin
    Guo, Yawei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 321 - 329