A Serial Commutator Fast Fourier Transform Architecture for Real-Valued Signals

被引:18
|
作者
Garrido, Mario [1 ]
Unnikrishnan, Nanda K. [2 ]
Parhi, Keshab K. [2 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Terms-Fast Fourier transform (FFT); pipelined architecture; real-valued signals; serial commutator (SC); PIPELINED FFT PROCESSOR; VLSI ARCHITECTURE; DESIGN;
D O I
10.1109/TCSII.2017.2753941
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a novel pipelined architecture to compute the fast Fourier transform of real input signals in a serial manner, i.e., one sample is processed per cycle. The proposed architecture, referred to as real-valued serial commutator, achieves full hardware utilization by mapping each stage of the fast Fourier transform (FFT) to a half-butterfly operation that operates on real input signals. Prior serial architectures to compute FFT of real signals only achieved 50% hardware utilization. Novel data-exchange and data-reordering circuits are also presented. The complete serial commutator architecture requires 2 log(2) N - 2 real adders, log(2) N - 2 real multipliers, and N + 9 log(2) N - 19 real delay elements, where N represents the size of the FFT.
引用
收藏
页码:1693 / 1697
页数:5
相关论文
共 50 条
  • [41] Design of Fast Fourier Transform using Processing Element for Real Valued Signal
    Kuralkar, Ankush R.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1446 - 1448
  • [42] Filterbank-based Fast Parallel Algorithms for Real-valued Discrete Gabor Expansion and Transform
    Tao, Liang
    Kwan, H. K.
    Gu, Juan-juan
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2674 - 2677
  • [43] Novel DCT-Based Real-Valued Discrete Gabor Transform and Its Fast Algorithms
    Tao, Liang
    Kwan, Hon Keung
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2009, 57 (06) : 2151 - 2164
  • [44] Real-valued periodic wavelets: Construction and relation with Fourier series
    Chen, HL
    Liang, XZ
    Peng, SL
    Xiao, SL
    JOURNAL OF COMPUTATIONAL MATHEMATICS, 1999, 17 (05) : 509 - 522
  • [45] REAL-VALUED PERIODIC WAVELETS: CONSTRUCTION ANDRELATION WITH FOURIER SERIES
    Han-lin Chen(Institute of Mathematics
    Shao-hang Xiao(Institute of Mathematics
    Journal of Computational Mathematics, 1999, (05) : 509 - 522
  • [46] Multiplierless fast Fourier transform architecture
    Jiang, M.
    Yang, B.
    Huang, R.
    Zhang, T. Y.
    Wang, Y. Y.
    ELECTRONICS LETTERS, 2007, 43 (03) : 191 - 192
  • [47] Gabor representation for transient signals via DCT-based real-valued discrete gabor transform
    Juan, Gu Juan
    Liang, Tao
    PROCEEDINGS OF THE 26TH CHINESE CONTROL CONFERENCE, VOL 3, 2007, : 310 - +
  • [48] Fast Fourier transform processor architecture
    ZHU Yubin and HOU Chaohuan(Institute of Acoustics. Academla Stnica
    Chinese Journal of Acoustics, 1993, (02) : 135 - 141
  • [49] ODD-TIME ODD-FREQUENCY DISCRETE FOURIER-TRANSFORM FOR SYMMETRIC REAL-VALUED SERIES
    BONNEROT, G
    BELLANGER, M
    PROCEEDINGS OF THE IEEE, 1976, 64 (03) : 392 - 393
  • [50] Generalized adaptive notch smoothers for real-valued signals and systems
    Niedzwiecki, Maciej
    Sobocinski, Adam
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2008, 56 (01) : 125 - 133